// SPDX-License-Identifier: GPL-2.0+ /* * Copyright (c) 2023 MediaTek Inc. * */ /dts-v1/; #include #include #include #include #include #include #include #include #include #include #include / { compatible = "mediatek,mt8188"; interrupt-parent = <&gic>; #address-cells = <2>; #size-cells = <2>; aliases { dp-intf0 = &dp_intf0; dp-intf1 = &dp_intf1; ethdr0 = ðdr0; gce0 = &gce0; gce1 = &gce1; merge1 = &merge1; merge2 = &merge2; merge3 = &merge3; merge4 = &merge4; merge5 = &merge5; mutex0 = &mutex0; mutex1 = &mutex1; padding0 = &padding0; padding1 = &padding1; padding2 = &padding2; padding3 = &padding3; padding4 = &padding4; padding5 = &padding5; padding6 = &padding6; padding7 = &padding7; vdo1-rdma0 = &vdo1_rdma0; vdo1-rdma1 = &vdo1_rdma1; vdo1-rdma2 = &vdo1_rdma2; vdo1-rdma3 = &vdo1_rdma3; vdo1-rdma4 = &vdo1_rdma4; vdo1-rdma5 = &vdo1_rdma5; vdo1-rdma6 = &vdo1_rdma6; vdo1-rdma7 = &vdo1_rdma7; }; cpus { #address-cells = <1>; #size-cells = <0>; cpu0: cpu@0 { device_type = "cpu"; compatible = "arm,cortex-a55"; reg = <0x000>; enable-method = "psci"; clock-frequency = <2000000000>; capacity-dmips-mhz = <282>; cpu-idle-states = <&cpu_off_l &cluster_off_l>; i-cache-size = <32768>; i-cache-line-size = <64>; i-cache-sets = <128>; d-cache-size = <32768>; d-cache-line-size = <64>; d-cache-sets = <128>; next-level-cache = <&l2_0>; performance-domains = <&performance 0>; #cooling-cells = <2>; }; cpu1: cpu@100 { device_type = "cpu"; compatible = "arm,cortex-a55"; reg = <0x100>; enable-method = "psci"; clock-frequency = <2000000000>; capacity-dmips-mhz = <282>; cpu-idle-states = <&cpu_off_l &cluster_off_l>; i-cache-size = <32768>; i-cache-line-size = <64>; i-cache-sets = <128>; d-cache-size = <32768>; d-cache-line-size = <64>; d-cache-sets = <128>; next-level-cache = <&l2_0>; performance-domains = <&performance 0>; #cooling-cells = <2>; }; cpu2: cpu@200 { device_type = "cpu"; compatible = "arm,cortex-a55"; reg = <0x200>; enable-method = "psci"; clock-frequency = <2000000000>; capacity-dmips-mhz = <282>; cpu-idle-states = <&cpu_off_l &cluster_off_l>; i-cache-size = <32768>; i-cache-line-size = <64>; i-cache-sets = <128>; d-cache-size = <32768>; d-cache-line-size = <64>; d-cache-sets = <128>; next-level-cache = <&l2_0>; performance-domains = <&performance 0>; #cooling-cells = <2>; }; cpu3: cpu@300 { device_type = "cpu"; compatible = "arm,cortex-a55"; reg = <0x300>; enable-method = "psci"; clock-frequency = <2000000000>; capacity-dmips-mhz = <282>; cpu-idle-states = <&cpu_off_l &cluster_off_l>; i-cache-size = <32768>; i-cache-line-size = <64>; i-cache-sets = <128>; d-cache-size = <32768>; d-cache-line-size = <64>; d-cache-sets = <128>; next-level-cache = <&l2_0>; performance-domains = <&performance 0>; #cooling-cells = <2>; }; cpu4: cpu@400 { device_type = "cpu"; compatible = "arm,cortex-a55"; reg = <0x400>; enable-method = "psci"; clock-frequency = <2000000000>; capacity-dmips-mhz = <282>; cpu-idle-states = <&cpu_off_l &cluster_off_l>; i-cache-size = <32768>; i-cache-line-size = <64>; i-cache-sets = <128>; d-cache-size = <32768>; d-cache-line-size = <64>; d-cache-sets = <128>; next-level-cache = <&l2_0>; performance-domains = <&performance 0>; #cooling-cells = <2>; }; cpu5: cpu@500 { device_type = "cpu"; compatible = "arm,cortex-a55"; reg = <0x500>; enable-method = "psci"; clock-frequency = <2000000000>; capacity-dmips-mhz = <282>; cpu-idle-states = <&cpu_off_l &cluster_off_l>; i-cache-size = <32768>; i-cache-line-size = <64>; i-cache-sets = <128>; d-cache-size = <32768>; d-cache-line-size = <64>; d-cache-sets = <128>; next-level-cache = <&l2_0>; performance-domains = <&performance 0>; #cooling-cells = <2>; }; cpu6: cpu@600 { device_type = "cpu"; compatible = "arm,cortex-a78"; reg = <0x600>; enable-method = "psci"; clock-frequency = <2600000000>; capacity-dmips-mhz = <1024>; cpu-idle-states = <&cpu_off_b &cluster_off_b>; i-cache-size = <65536>; i-cache-line-size = <64>; i-cache-sets = <256>; d-cache-size = <65536>; d-cache-line-size = <64>; d-cache-sets = <256>; next-level-cache = <&l2_1>; performance-domains = <&performance 1>; #cooling-cells = <2>; }; cpu7: cpu@700 { device_type = "cpu"; compatible = "arm,cortex-a78"; reg = <0x700>; enable-method = "psci"; clock-frequency = <2600000000>; capacity-dmips-mhz = <1024>; cpu-idle-states = <&cpu_off_b &cluster_off_b>; i-cache-size = <65536>; i-cache-line-size = <64>; i-cache-sets = <256>; d-cache-size = <65536>; d-cache-line-size = <64>; d-cache-sets = <256>; next-level-cache = <&l2_1>; performance-domains = <&performance 1>; #cooling-cells = <2>; }; cpu-map { cluster0 { core0 { cpu = <&cpu0>; }; core1 { cpu = <&cpu1>; }; core2 { cpu = <&cpu2>; }; core3 { cpu = <&cpu3>; }; core4 { cpu = <&cpu4>; }; core5 { cpu = <&cpu5>; }; core6 { cpu = <&cpu6>; }; core7 { cpu = <&cpu7>; }; }; }; idle-states { entry-method = "psci"; cpu_off_l: cpu-off-l { compatible = "arm,idle-state"; arm,psci-suspend-param = <0x00010000>; local-timer-stop; entry-latency-us = <50>; exit-latency-us = <95>; min-residency-us = <580>; }; cpu_off_b: cpu-off-b { compatible = "arm,idle-state"; arm,psci-suspend-param = <0x00010000>; local-timer-stop; entry-latency-us = <45>; exit-latency-us = <140>; min-residency-us = <740>; }; cluster_off_l: cluster-off-l { compatible = "arm,idle-state"; arm,psci-suspend-param = <0x01010010>; local-timer-stop; entry-latency-us = <55>; exit-latency-us = <155>; min-residency-us = <840>; }; cluster_off_b: cluster-off-b { compatible = "arm,idle-state"; arm,psci-suspend-param = <0x01010010>; local-timer-stop; entry-latency-us = <50>; exit-latency-us = <200>; min-residency-us = <1000>; }; }; l2_0: l2-cache0 { compatible = "cache"; cache-level = <2>; cache-size = <131072>; cache-line-size = <64>; cache-sets = <512>; next-level-cache = <&l3_0>; cache-unified; }; l2_1: l2-cache1 { compatible = "cache"; cache-level = <2>; cache-size = <262144>; cache-line-size = <64>; cache-sets = <512>; next-level-cache = <&l3_0>; cache-unified; }; l3_0: l3-cache { compatible = "cache"; cache-level = <3>; cache-size = <2097152>; cache-line-size = <64>; cache-sets = <2048>; cache-unified; }; }; clk13m: oscillator-13m { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <13000000>; clock-output-names = "clk13m"; }; clk26m: oscillator-26m { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <26000000>; clock-output-names = "clk26m"; }; clk32k: oscillator-32k { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <32768>; clock-output-names = "clk32k"; }; gpu_opp_table: opp-table-gpu { compatible = "operating-points-v2"; opp-shared; opp-390000000 { opp-hz = /bits/ 64 <390000000>; opp-microvolt = <575000>; opp-supported-hw = <0xff>; }; opp-431000000 { opp-hz = /bits/ 64 <431000000>; opp-microvolt = <587500>; opp-supported-hw = <0xff>; }; opp-473000000 { opp-hz = /bits/ 64 <473000000>; opp-microvolt = <600000>; opp-supported-hw = <0xff>; }; opp-515000000 { opp-hz = /bits/ 64 <515000000>; opp-microvolt = <612500>; opp-supported-hw = <0xff>; }; opp-556000000 { opp-hz = /bits/ 64 <556000000>; opp-microvolt = <625000>; opp-supported-hw = <0xff>; }; opp-598000000 { opp-hz = /bits/ 64 <598000000>; opp-microvolt = <637500>; opp-supported-hw = <0xff>; }; opp-640000000 { opp-hz = /bits/ 64 <640000000>; opp-microvolt = <650000>; opp-supported-hw = <0xff>; }; opp-670000000 { opp-hz = /bits/ 64 <670000000>; opp-microvolt = <662500>; opp-supported-hw = <0xff>; }; opp-700000000 { opp-hz = /bits/ 64 <700000000>; opp-microvolt = <675000>; opp-supported-hw = <0xff>; }; opp-730000000 { opp-hz = /bits/ 64 <730000000>; opp-microvolt = <687500>; opp-supported-hw = <0xff>; }; opp-760000000 { opp-hz = /bits/ 64 <760000000>; opp-microvolt = <700000>; opp-supported-hw = <0xff>; }; opp-790000000 { opp-hz = /bits/ 64 <790000000>; opp-microvolt = <712500>; opp-supported-hw = <0xff>; }; opp-835000000 { opp-hz = /bits/ 64 <835000000>; opp-microvolt = <731250>; opp-supported-hw = <0xff>; }; opp-880000000 { opp-hz = /bits/ 64 <880000000>; opp-microvolt = <750000>; opp-supported-hw = <0xff>; }; opp-915000000 { opp-hz = /bits/ 64 <915000000>; opp-microvolt = <775000>; opp-supported-hw = <0x8f>; }; opp-915000000-5 { opp-hz = /bits/ 64 <915000000>; opp-microvolt = <762500>; opp-supported-hw = <0x30>; }; opp-915000000-6 { opp-hz = /bits/ 64 <915000000>; opp-microvolt = <750000>; opp-supported-hw = <0x70>; }; opp-950000000 { opp-hz = /bits/ 64 <950000000>; opp-microvolt = <800000>; opp-supported-hw = <0x8f>; }; opp-950000000-5 { opp-hz = /bits/ 64 <950000000>; opp-microvolt = <775000>; opp-supported-hw = <0x30>; }; opp-950000000-6 { opp-hz = /bits/ 64 <950000000>; opp-microvolt = <750000>; opp-supported-hw = <0x70>; }; }; pmu-a55 { compatible = "arm,cortex-a55-pmu"; interrupt-parent = <&gic>; interrupts = ; }; pmu-a78 { compatible = "arm,cortex-a78-pmu"; interrupt-parent = <&gic>; interrupts = ; }; psci { compatible = "arm,psci-1.0"; method = "smc"; }; sound: sound { mediatek,platform = <&afe>; status = "disabled"; }; thermal_zones: thermal-zones { cpu-little0-thermal { polling-delay = <1000>; polling-delay-passive = <150>; thermal-sensors = <&lvts_mcu MT8188_MCU_LITTLE_CPU0>; trips { cpu_little0_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; cpu_little0_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; cpu_little0_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; cooling-maps { map0 { trip = <&cpu_little0_alert0>; cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; }; }; }; cpu-little1-thermal { polling-delay = <1000>; polling-delay-passive = <150>; thermal-sensors = <&lvts_mcu MT8188_MCU_LITTLE_CPU1>; trips { cpu_little1_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; cpu_little1_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; cpu_little1_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; cooling-maps { map0 { trip = <&cpu_little1_alert0>; cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; }; }; }; cpu-little2-thermal { polling-delay = <1000>; polling-delay-passive = <150>; thermal-sensors = <&lvts_mcu MT8188_MCU_LITTLE_CPU2>; trips { cpu_little2_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; cpu_little2_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; cpu_little2_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; cooling-maps { map0 { trip = <&cpu_little2_alert0>; cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; }; }; }; cpu-little3-thermal { polling-delay = <1000>; polling-delay-passive = <150>; thermal-sensors = <&lvts_mcu MT8188_MCU_LITTLE_CPU3>; trips { cpu_little3_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; cpu_little3_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; cpu_little3_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; cooling-maps { map0 { trip = <&cpu_little3_alert0>; cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; }; }; }; cpu-big0-thermal { polling-delay = <1000>; polling-delay-passive = <100>; thermal-sensors = <&lvts_mcu MT8188_MCU_BIG_CPU0>; trips { cpu_big0_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; cpu_big0_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; cpu_big0_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; cooling-maps { map0 { trip = <&cpu_big0_alert0>; cooling-device = <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; }; }; }; cpu-big1-thermal { polling-delay = <1000>; polling-delay-passive = <100>; thermal-sensors = <&lvts_mcu MT8188_MCU_BIG_CPU1>; trips { cpu_big1_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; cpu_big1_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; cpu_big1_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; cooling-maps { map0 { trip = <&cpu_big1_alert0>; cooling-device = <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; }; }; }; apu-thermal { polling-delay = <1000>; polling-delay-passive = <250>; thermal-sensors = <&lvts_ap MT8188_AP_APU>; trips { apu_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; apu_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; apu_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; }; gpu-thermal { polling-delay = <1000>; polling-delay-passive = <250>; thermal-sensors = <&lvts_ap MT8188_AP_GPU0>; trips { gpu_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; gpu_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; gpu_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; cooling-maps { map0 { trip = <&gpu_alert0>; cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; }; }; }; gpu1-thermal { polling-delay = <1000>; polling-delay-passive = <250>; thermal-sensors = <&lvts_ap MT8188_AP_GPU1>; trips { gpu1_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; gpu1_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; gpu1_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; cooling-maps { map0 { trip = <&gpu1_alert0>; cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; }; }; }; adsp-thermal { polling-delay = <1000>; polling-delay-passive = <250>; thermal-sensors = <&lvts_ap MT8188_AP_ADSP>; trips { soc_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; soc_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; soc_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; }; vdo-thermal { polling-delay = <1000>; polling-delay-passive = <250>; thermal-sensors = <&lvts_ap MT8188_AP_VDO>; trips { soc1_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; soc1_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; soc1_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; }; infra-thermal { polling-delay = <1000>; polling-delay-passive = <250>; thermal-sensors = <&lvts_ap MT8188_AP_INFRA>; trips { soc2_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; soc2_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; soc2_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; }; cam1-thermal { polling-delay = <1000>; polling-delay-passive = <250>; thermal-sensors = <&lvts_ap MT8188_AP_CAM1>; trips { cam1_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; cam1_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; cam1_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; }; cam2-thermal { polling-delay = <1000>; polling-delay-passive = <250>; thermal-sensors = <&lvts_ap MT8188_AP_CAM2>; trips { cam2_alert0: trip-alert0 { temperature = <85000>; hysteresis = <2000>; type = "passive"; }; cam2_alert1: trip-alert1 { temperature = <95000>; hysteresis = <2000>; type = "hot"; }; cam2_crit: trip-crit { temperature = <100000>; hysteresis = <0>; type = "critical"; }; }; }; }; timer: timer { compatible = "arm,armv8-timer"; interrupt-parent = <&gic>; interrupts = , , , ; clock-frequency = <13000000>; }; soc { #address-cells = <2>; #size-cells = <2>; compatible = "simple-bus"; dma-ranges = <0x0 0x0 0x0 0x0 0x4 0x0>; ranges; performance: performance-controller@11bc10 { compatible = "mediatek,cpufreq-hw"; reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>; #performance-domain-cells = <1>; }; gic: interrupt-controller@c000000 { compatible = "arm,gic-v3"; #interrupt-cells = <4>; #redistributor-regions = <1>; interrupt-parent = <&gic>; interrupt-controller; reg = <0 0x0c000000 0 0x40000>, <0 0x0c040000 0 0x200000>; interrupts = ; ppi-partitions { ppi_cluster0: interrupt-partition-0 { affinity = <&cpu0 &cpu1 &cpu2 &cpu3 &cpu4 &cpu5>; }; ppi_cluster1: interrupt-partition-1 { affinity = <&cpu6 &cpu7>; }; }; }; topckgen: syscon@10000000 { compatible = "mediatek,mt8188-topckgen", "syscon"; reg = <0 0x10000000 0 0x1000>; #clock-cells = <1>; }; infracfg_ao: syscon@10001000 { compatible = "mediatek,mt8188-infracfg-ao", "syscon"; reg = <0 0x10001000 0 0x1000>; #clock-cells = <1>; #reset-cells = <1>; }; pericfg: syscon@10003000 { compatible = "mediatek,mt8188-pericfg", "syscon"; reg = <0 0x10003000 0 0x1000>; #clock-cells = <1>; }; pio: pinctrl@10005000 { compatible = "mediatek,mt8188-pinctrl"; reg = <0 0x10005000 0 0x1000>, <0 0x11c00000 0 0x1000>, <0 0x11e10000 0 0x1000>, <0 0x11e20000 0 0x1000>, <0 0x11ea0000 0 0x1000>, <0 0x1000b000 0 0x1000>; reg-names = "iocfg0", "iocfg_rm", "iocfg_lt", "iocfg_lm", "iocfg_rt", "eint"; gpio-controller; #gpio-cells = <2>; gpio-ranges = <&pio 0 0 176>; interrupt-controller; interrupts = ; #interrupt-cells = <2>; }; scpsys: syscon@10006000 { compatible = "mediatek,mt8188-scpsys", "syscon", "simple-mfd"; reg = <0 0x10006000 0 0x1000>; /* System Power Manager */ spm: power-controller { compatible = "mediatek,mt8188-power-controller"; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; /* power domain of the SoC */ mfg0: power-domain@MT8188_POWER_DOMAIN_MFG0 { reg = ; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; mfg1: power-domain@MT8188_POWER_DOMAIN_MFG1 { reg = ; clocks = <&apmixedsys CLK_APMIXED_MFGPLL>, <&topckgen CLK_TOP_MFG_CORE_TMP>; clock-names = "mfg", "alt"; mediatek,infracfg = <&infracfg_ao>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8188_POWER_DOMAIN_MFG2 { reg = ; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_MFG3 { reg = ; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_MFG4 { reg = ; #power-domain-cells = <0>; }; }; }; power-domain@MT8188_POWER_DOMAIN_VPPSYS0 { reg = ; clocks = <&topckgen CLK_TOP_VPP>, <&topckgen CLK_TOP_CAM>, <&topckgen CLK_TOP_CCU>, <&topckgen CLK_TOP_IMG>, <&topckgen CLK_TOP_VENC>, <&topckgen CLK_TOP_VDEC>, <&topckgen CLK_TOP_WPE_VPP>, <&topckgen CLK_TOP_CFGREG_CLOCK_EN_VPP0>, <&topckgen CLK_TOP_CFGREG_F26M_VPP0>, <&vppsys0 CLK_VPP0_SMI_COMMON_MMSRAM>, <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0_MMSRAM>, <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1_MMSRAM>, <&vppsys0 CLK_VPP0_GALS_VENCSYS_MMSRAM>, <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1_MMSRAM>, <&vppsys0 CLK_VPP0_GALS_INFRA_MMSRAM>, <&vppsys0 CLK_VPP0_GALS_CAMSYS_MMSRAM>, <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5_MMSRAM>, <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6_MMSRAM>, <&vppsys0 CLK_VPP0_SMI_REORDER_MMSRAM>, <&vppsys0 CLK_VPP0_SMI_IOMMU>, <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>, <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>, <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>, <&vppsys0 CLK_VPP0_SMI_RSI>, <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, <&vppsys0 CLK_VPP0_GALS_VPP1_WPESYS>, <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; clock-names = "top", "cam", "ccu", "img", "venc", "vdec", "wpe", "cfgck", "cfgxo", "ss-sram-cmn", "ss-sram-v0l0", "ss-sram-v0l1", "ss-sram-ve0", "ss-sram-ve1", "ss-sram-ifa", "ss-sram-cam", "ss-sram-v1l5", "ss-sram-v1l6", "ss-sram-rdr", "ss-iommu", "ss-imgcam", "ss-emi", "ss-subcmn-rdr", "ss-rsi", "ss-cmn-l4", "ss-vdec1", "ss-wpe", "ss-cvdo-ve1"; mediatek,infracfg = <&infracfg_ao>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8188_POWER_DOMAIN_VDOSYS0 { reg = ; clocks = <&topckgen CLK_TOP_CFGREG_CLOCK_EN_VDO0>, <&topckgen CLK_TOP_CFGREG_F26M_VDO0>, <&vdosys0 CLK_VDO0_SMI_GALS>, <&vdosys0 CLK_VDO0_SMI_COMMON>, <&vdosys0 CLK_VDO0_SMI_EMI>, <&vdosys0 CLK_VDO0_SMI_IOMMU>, <&vdosys0 CLK_VDO0_SMI_LARB>, <&vdosys0 CLK_VDO0_SMI_RSI>, <&vdosys0 CLK_VDO0_APB_BUS>; clock-names = "cfgck", "cfgxo", "ss-gals", "ss-cmn", "ss-emi", "ss-iommu", "ss-larb", "ss-rsi", "ss-bus"; mediatek,infracfg = <&infracfg_ao>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8188_POWER_DOMAIN_VPPSYS1 { reg = ; clocks = <&topckgen CLK_TOP_CFGREG_CLOCK_EN_VPP1>, <&topckgen CLK_TOP_CFGREG_F26M_VPP1>, <&vppsys1 CLK_VPP1_GALS5>, <&vppsys1 CLK_VPP1_GALS6>, <&vppsys1 CLK_VPP1_LARB5>, <&vppsys1 CLK_VPP1_LARB6>; clock-names = "cfgck", "cfgxo", "ss-vpp1-g5", "ss-vpp1-g6", "ss-vpp1-l5", "ss-vpp1-l6"; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_VDEC0 { reg = ; clocks = <&vdecsys_soc CLK_VDEC1_SOC_LARB1>; clock-names = "ss-vdec1-soc-l1"; mediatek,infracfg = <&infracfg_ao>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8188_POWER_DOMAIN_VDEC1 { reg = ; clocks = <&vdecsys CLK_VDEC2_LARB1>; clock-names = "ss-vdec2-l1"; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; }; cam_vcore: power-domain@MT8188_POWER_DOMAIN_CAM_VCORE { reg = ; clocks = <&topckgen CLK_TOP_CAM>, <&topckgen CLK_TOP_CCU>, <&topckgen CLK_TOP_CCU_AHB>, <&topckgen CLK_TOP_CFGREG_CLOCK_ISP_AXI_GALS>; clock-names = "cam", "ccu", "bus", "cfgck"; mediatek,infracfg = <&infracfg_ao>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8188_POWER_DOMAIN_CAM_MAIN { reg = ; clocks = <&camsys CLK_CAM_MAIN_LARB13>, <&camsys CLK_CAM_MAIN_LARB14>, <&camsys CLK_CAM_MAIN_CAM2MM0_GALS>, <&camsys CLK_CAM_MAIN_CAM2MM1_GALS>, <&camsys CLK_CAM_MAIN_CAM2SYS_GALS>; clock-names= "ss-cam-l13", "ss-cam-l14", "ss-cam-mm0", "ss-cam-mm1", "ss-camsys"; mediatek,infracfg = <&infracfg_ao>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8188_POWER_DOMAIN_CAM_SUBB { reg = ; clocks = <&camsys CLK_CAM_MAIN_CAM_SUBB>, <&camsys_rawb CLK_CAM_RAWB_LARBX>, <&camsys_yuvb CLK_CAM_YUVB_LARBX>; clock-names = "ss-camb-sub", "ss-camb-raw", "ss-camb-yuv"; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_CAM_SUBA { reg =; clocks = <&camsys CLK_CAM_MAIN_CAM_SUBA>, <&camsys_rawa CLK_CAM_RAWA_LARBX>, <&camsys_yuva CLK_CAM_YUVA_LARBX>; clock-names = "ss-cama-sub", "ss-cama-raw", "ss-cama-yuv"; #power-domain-cells = <0>; }; }; }; power-domain@MT8188_POWER_DOMAIN_VDOSYS1 { reg = ; clocks = <&topckgen CLK_TOP_CFGREG_CLOCK_EN_VDO1>, <&topckgen CLK_TOP_CFGREG_F26M_VDO1>, <&vdosys1 CLK_VDO1_SMI_LARB2>, <&vdosys1 CLK_VDO1_SMI_LARB3>, <&vdosys1 CLK_VDO1_GALS>; clock-names = "cfgck", "cfgxo", "ss-larb2", "ss-larb3", "ss-gals"; mediatek,infracfg = <&infracfg_ao>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8188_POWER_DOMAIN_HDMI_TX { reg = ; clocks = <&topckgen CLK_TOP_HDMI_APB>, <&topckgen CLK_TOP_HDCP_24M>; clock-names = "bus", "hdcp"; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_DP_TX { reg = ; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_EDP_TX { reg = ; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; }; power-domain@MT8188_POWER_DOMAIN_VENC { reg = ; clocks = <&vencsys CLK_VENC1_LARB>, <&vencsys CLK_VENC1_VENC>, <&vencsys CLK_VENC1_GALS>, <&vencsys CLK_VENC1_GALS_SRAM>; clock-names = "ss-ve1-larb", "ss-ve1-core", "ss-ve1-gals", "ss-ve1-sram"; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_WPE { reg = ; clocks = <&wpesys CLK_WPE_TOP_SMI_LARB7>, <&wpesys CLK_WPE_TOP_SMI_LARB7_PCLK_EN>; clock-names = "ss-wpe-l7", "ss-wpe-l7pce"; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; }; }; power-domain@MT8188_POWER_DOMAIN_PEXTP_MAC_P0 { reg = ; mediatek,infracfg = <&infracfg_ao>; clocks = <&pericfg_ao CLK_PERI_AO_PCIE_P0_FMEM>; clock-names = "ss-pextp-fmem"; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_CSIRX_TOP { reg = ; clocks = <&topckgen CLK_TOP_SENINF>, <&topckgen CLK_TOP_SENINF1>; clock-names = "seninf0", "seninf1"; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_PEXTP_PHY_TOP { reg = ; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_ADSP_AO { reg = ; clocks = <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, <&topckgen CLK_TOP_ADSP>; clock-names = "bus", "main"; mediatek,infracfg = <&infracfg_ao>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8188_POWER_DOMAIN_ADSP_INFRA { reg = ; mediatek,infracfg = <&infracfg_ao>; #address-cells = <1>; #size-cells = <0>; #power-domain-cells = <1>; power-domain@MT8188_POWER_DOMAIN_AUDIO_ASRC { reg = ; clocks = <&topckgen CLK_TOP_ASM_H>; clock-names = "asm"; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_AUDIO { reg = ; clocks = <&topckgen CLK_TOP_A1SYS_HP>, <&topckgen CLK_TOP_AUD_INTBUS>, <&adsp_audio26m CLK_AUDIODSP_AUDIO26M>; clock-names = "a1sys", "intbus", "adspck"; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; power-domain@MT8188_POWER_DOMAIN_ADSP { reg = ; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; }; }; power-domain@MT8188_POWER_DOMAIN_ETHER { reg = ; clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; clock-names = "ethermac"; mediatek,infracfg = <&infracfg_ao>; #power-domain-cells = <0>; }; }; }; watchdog: watchdog@10007000 { compatible = "mediatek,mt8188-wdt"; reg = <0 0x10007000 0 0x100>; mediatek,disable-extrst; #reset-cells = <1>; }; apmixedsys: syscon@1000c000 { compatible = "mediatek,mt8188-apmixedsys", "syscon"; reg = <0 0x1000c000 0 0x1000>; #clock-cells = <1>; }; systimer: timer@10017000 { compatible = "mediatek,mt8188-timer", "mediatek,mt6765-timer"; reg = <0 0x10017000 0 0x1000>; interrupts = ; clocks = <&clk13m>; }; pwrap: pwrap@10024000 { compatible = "mediatek,mt8188-pwrap", "mediatek,mt8195-pwrap", "syscon"; reg = <0 0x10024000 0 0x1000>; reg-names = "pwrap"; interrupts = ; clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>; clock-names = "spi", "wrap"; }; spmi: spmi@10027000 { compatible = "mediatek,mt8188-spmi", "mediatek,mt8195-spmi"; reg = <0 0x10027000 0 0xe00>, <0 0x10029000 0 0x100>; reg-names = "pmif", "spmimst"; assigned-clocks = <&topckgen CLK_TOP_SPMI_M_MST>; assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>, <&topckgen CLK_TOP_SPMI_M_MST>; clock-names = "pmif_sys_ck", "pmif_tmr_ck", "spmimst_clk_mux"; }; infra_iommu: iommu@10315000 { compatible = "mediatek,mt8188-iommu-infra"; reg = <0 0x10315000 0 0x1000>; interrupts = ; #iommu-cells = <1>; }; gce0: mailbox@10320000 { compatible = "mediatek,mt8188-gce"; reg = <0 0x10320000 0 0x4000>; interrupts = ; #mbox-cells = <2>; clocks = <&infracfg_ao CLK_INFRA_AO_GCE>; }; gce1: mailbox@10330000 { compatible = "mediatek,mt8188-gce"; reg = <0 0x10330000 0 0x4000>; interrupts = ; #mbox-cells = <2>; clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>; }; scp: scp@10500000 { compatible = "mediatek,mt8188-scp"; reg = <0 0x10500000 0 0x100000>, <0 0x10720000 0 0xe0000>; reg-names = "sram", "cfg"; interrupts = ; }; afe: audio-controller@10b10000 { compatible = "mediatek,mt8188-afe"; reg = <0 0x10b10000 0 0x10000>; assigned-clocks = <&topckgen CLK_TOP_A1SYS_HP>; assigned-clock-parents = <&clk26m>; clocks = <&clk26m>, <&apmixedsys CLK_APMIXED_APLL1>, <&apmixedsys CLK_APMIXED_APLL2>, <&topckgen CLK_TOP_APLL12_CK_DIV0>, <&topckgen CLK_TOP_APLL12_CK_DIV1>, <&topckgen CLK_TOP_APLL12_CK_DIV2>, <&topckgen CLK_TOP_APLL12_CK_DIV3>, <&topckgen CLK_TOP_APLL12_CK_DIV9>, <&topckgen CLK_TOP_A1SYS_HP>, <&topckgen CLK_TOP_AUD_INTBUS>, <&topckgen CLK_TOP_AUDIO_H>, <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, <&topckgen CLK_TOP_DPTX>, <&topckgen CLK_TOP_I2SO1>, <&topckgen CLK_TOP_I2SO2>, <&topckgen CLK_TOP_I2SI1>, <&topckgen CLK_TOP_I2SI2>, <&adsp_audio26m CLK_AUDIODSP_AUDIO26M>, <&topckgen CLK_TOP_APLL1_D4>, <&topckgen CLK_TOP_APLL2_D4>, <&topckgen CLK_TOP_APLL12_CK_DIV4>, <&topckgen CLK_TOP_A2SYS>, <&topckgen CLK_TOP_AUD_IEC>; clock-names = "clk26m", "apll1", "apll2", "apll12_div0", "apll12_div1", "apll12_div2", "apll12_div3", "apll12_div9", "top_a1sys_hp", "top_aud_intbus", "top_audio_h", "top_audio_local_bus", "top_dptx", "top_i2so1", "top_i2so2", "top_i2si1", "top_i2si2", "adsp_audio_26m", "apll1_d4", "apll2_d4", "apll12_div4", "top_a2sys", "top_aud_iec"; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_AUDIO>; resets = <&watchdog MT8188_TOPRGU_AUDIO_SW_RST>; reset-names = "audiosys"; mediatek,infracfg = <&infracfg_ao>; mediatek,topckgen = <&topckgen>; status = "disabled"; }; adsp: adsp@10b80000 { compatible = "mediatek,mt8188-dsp"; reg = <0 0x10b80000 0 0x2000>, <0 0x10d00000 0 0x80000>, <0 0x10b8b000 0 0x100>, <0 0x10b8f000 0 0x1000>; reg-names = "cfg", "sram", "sec", "bus"; assigned-clocks = <&topckgen CLK_TOP_ADSP>; clocks = <&topckgen CLK_TOP_ADSP>, <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>; clock-names = "audiodsp", "adsp_bus"; mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>; mbox-names = "rx", "tx"; power-domains = <&spm MT8188_POWER_DOMAIN_ADSP>; status = "disabled"; }; adsp_mailbox0: mailbox@10b86100 { compatible = "mediatek,mt8188-adsp-mbox", "mediatek,mt8186-adsp-mbox"; reg = <0 0x10b86100 0 0x1000>; interrupts = ; #mbox-cells = <0>; }; adsp_mailbox1: mailbox@10b87100 { compatible = "mediatek,mt8188-adsp-mbox", "mediatek,mt8186-adsp-mbox"; reg = <0 0x10b87100 0 0x1000>; interrupts = ; #mbox-cells = <0>; }; adsp_audio26m: clock-controller@10b91100 { compatible = "mediatek,mt8188-adsp-audio26m"; reg = <0 0x10b91100 0 0x100>; #clock-cells = <1>; }; uart0: serial@11001100 { compatible = "mediatek,mt8188-uart", "mediatek,mt6577-uart"; reg = <0 0x11001100 0 0x100>; interrupts = ; clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>; clock-names = "baud", "bus"; status = "disabled"; }; uart1: serial@11001200 { compatible = "mediatek,mt8188-uart", "mediatek,mt6577-uart"; reg = <0 0x11001200 0 0x100>; interrupts = ; clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>; clock-names = "baud", "bus"; status = "disabled"; }; uart2: serial@11001300 { compatible = "mediatek,mt8188-uart", "mediatek,mt6577-uart"; reg = <0 0x11001300 0 0x100>; interrupts = ; clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>; clock-names = "baud", "bus"; status = "disabled"; }; uart3: serial@11001400 { compatible = "mediatek,mt8188-uart", "mediatek,mt6577-uart"; reg = <0 0x11001400 0 0x100>; interrupts = ; clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>; clock-names = "baud", "bus"; status = "disabled"; }; auxadc: adc@11002000 { compatible = "mediatek,mt8188-auxadc", "mediatek,mt8173-auxadc"; reg = <0 0x11002000 0 0x1000>; clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>; clock-names = "main"; #io-channel-cells = <1>; status = "disabled"; }; pericfg_ao: syscon@11003000 { compatible = "mediatek,mt8188-pericfg-ao", "syscon"; reg = <0 0x11003000 0 0x1000>; #clock-cells = <1>; }; spi0: spi@1100a000 { compatible = "mediatek,mt8188-spi-ipm", "mediatek,spi-ipm"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x1100a000 0 0x1000>; interrupts = ; clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, <&topckgen CLK_TOP_SPI>, <&infracfg_ao CLK_INFRA_AO_SPI0>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; lvts_ap: thermal-sensor@1100b000 { compatible = "mediatek,mt8188-lvts-ap"; reg = <0 0x1100b000 0 0xc00>; interrupts = ; clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; resets = <&infracfg_ao MT8188_INFRA_RST1_THERMAL_CTRL_RST>; nvmem-cells = <&lvts_efuse_data1>; nvmem-cell-names = "lvts-calib-data-1"; #thermal-sensor-cells = <1>; }; disp_pwm0: pwm@1100e000 { compatible = "mediatek,mt8188-disp-pwm", "mediatek,mt8183-disp-pwm"; reg = <0 0x1100e000 0 0x1000>; clocks = <&topckgen CLK_TOP_DISP_PWM0>, <&infracfg_ao CLK_INFRA_AO_DISP_PWM>; clock-names = "main", "mm"; interrupts = ; #pwm-cells = <2>; status = "disabled"; }; disp_pwm1: pwm@1100f000 { compatible = "mediatek,mt8188-disp-pwm", "mediatek,mt8183-disp-pwm"; reg = <0 0x1100f000 0 0x1000>; clocks = <&topckgen CLK_TOP_DISP_PWM1>, <&infracfg_ao CLK_INFRA_AO_DISP_PWM1>; clock-names = "main", "mm"; interrupts = ; #pwm-cells = <2>; status = "disabled"; }; spi1: spi@11010000 { compatible = "mediatek,mt8188-spi-ipm", "mediatek,spi-ipm"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x11010000 0 0x1000>; interrupts = ; clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, <&topckgen CLK_TOP_SPI>, <&infracfg_ao CLK_INFRA_AO_SPI1>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi2: spi@11012000 { compatible = "mediatek,mt8188-spi-ipm", "mediatek,spi-ipm"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x11012000 0 0x1000>; interrupts = ; clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, <&topckgen CLK_TOP_SPI>, <&infracfg_ao CLK_INFRA_AO_SPI2>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi3: spi@11013000 { compatible = "mediatek,mt8188-spi-ipm", "mediatek,spi-ipm"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x11013000 0 0x1000>; interrupts = ; clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, <&topckgen CLK_TOP_SPI>, <&infracfg_ao CLK_INFRA_AO_SPI3>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi4: spi@11018000 { compatible = "mediatek,mt8188-spi-ipm", "mediatek,spi-ipm"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x11018000 0 0x1000>; interrupts = ; clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, <&topckgen CLK_TOP_SPI>, <&infracfg_ao CLK_INFRA_AO_SPI4>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; spi5: spi@11019000 { compatible = "mediatek,mt8188-spi-ipm", "mediatek,spi-ipm"; #address-cells = <1>; #size-cells = <0>; reg = <0 0x11019000 0 0x1000>; interrupts = ; clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, <&topckgen CLK_TOP_SPI>, <&infracfg_ao CLK_INFRA_AO_SPI5>; clock-names = "parent-clk", "sel-clk", "spi-clk"; status = "disabled"; }; eth: ethernet@11021000 { compatible = "mediatek,mt8188-gmac", "mediatek,mt8195-gmac", "snps,dwmac-5.10a"; reg = <0 0x11021000 0 0x4000>; interrupts = ; interrupt-names = "macirq"; clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>, <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>, <&topckgen CLK_TOP_SNPS_ETH_250M>, <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>, <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; clock-names = "axi", "apb", "mac_main", "ptp_ref", "rmii_internal", "mac_cg"; assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>, <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>; assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>, <&topckgen CLK_TOP_ETHPLL_D8>, <&topckgen CLK_TOP_ETHPLL_D10>; power-domains = <&spm MT8188_POWER_DOMAIN_ETHER>; mediatek,pericfg = <&infracfg_ao>; snps,axi-config = <&stmmac_axi_setup>; snps,mtl-rx-config = <&mtl_rx_setup>; snps,mtl-tx-config = <&mtl_tx_setup>; snps,txpbl = <16>; snps,rxpbl = <16>; snps,clk-csr = <0>; status = "disabled"; eth_mdio: mdio { compatible = "snps,dwmac-mdio"; #address-cells = <1>; #size-cells = <0>; }; stmmac_axi_setup: stmmac-axi-config { snps,blen = <0 0 0 0 16 8 4>; snps,rd_osr_lmt = <0x7>; snps,wr_osr_lmt = <0x7>; }; mtl_rx_setup: rx-queues-config { snps,rx-queues-to-use = <4>; snps,rx-sched-sp; queue0 { snps,dcb-algorithm; snps,map-to-dma-channel = <0x0>; }; queue1 { snps,dcb-algorithm; snps,map-to-dma-channel = <0x0>; }; queue2 { snps,dcb-algorithm; snps,map-to-dma-channel = <0x0>; }; queue3 { snps,dcb-algorithm; snps,map-to-dma-channel = <0x0>; }; }; mtl_tx_setup: tx-queues-config { snps,tx-queues-to-use = <4>; snps,tx-sched-wrr; queue0 { snps,dcb-algorithm; snps,priority = <0x0>; snps,weight = <0x10>; }; queue1 { snps,dcb-algorithm; snps,priority = <0x1>; snps,weight = <0x11>; }; queue2 { snps,dcb-algorithm; snps,priority = <0x2>; snps,weight = <0x12>; }; queue3 { snps,dcb-algorithm; snps,priority = <0x3>; snps,weight = <0x13>; }; }; }; xhci1: usb@11200000 { compatible = "mediatek,mt8188-xhci", "mediatek,mtk-xhci"; reg = <0 0x11200000 0 0x1000>, <0 0x11203e00 0 0x0100>; reg-names = "mac", "ippc"; interrupts = ; phys = <&u2port1 PHY_TYPE_USB2>, <&u3port1 PHY_TYPE_USB3>; assigned-clocks = <&topckgen CLK_TOP_USB_TOP>, <&topckgen CLK_TOP_SSUSB_XHCI>; assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, <&topckgen CLK_TOP_UNIVPLL_D5_D4>; clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_BUS>, <&topckgen CLK_TOP_SSUSB_TOP_REF>, <&pericfg_ao CLK_PERI_AO_SSUSB_XHCI>; clock-names = "sys_ck", "ref_ck", "mcu_ck"; mediatek,syscon-wakeup = <&pericfg 0x468 2>; wakeup-source; status = "disabled"; }; mmc0: mmc@11230000 { compatible = "mediatek,mt8188-mmc", "mediatek,mt8183-mmc"; reg = <0 0x11230000 0 0x10000>, <0 0x11f50000 0 0x1000>; interrupts = ; clocks = <&topckgen CLK_TOP_MSDC50_0>, <&infracfg_ao CLK_INFRA_AO_MSDC0>, <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>, <&infracfg_ao CLK_INFRA_AO_RG_AES_MSDCFDE_CK_0P>; clock-names = "source", "hclk", "source_cg", "crypto_clk"; status = "disabled"; }; mmc1: mmc@11240000 { compatible = "mediatek,mt8188-mmc", "mediatek,mt8183-mmc"; reg = <0 0x11240000 0 0x1000>, <0 0x11eb0000 0 0x1000>; interrupts = ; clocks = <&topckgen CLK_TOP_MSDC30_1>, <&infracfg_ao CLK_INFRA_AO_MSDC1>, <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>; clock-names = "source", "hclk", "source_cg"; assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>; assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; status = "disabled"; }; lvts_mcu: thermal-sensor@11278000 { compatible = "mediatek,mt8188-lvts-mcu"; reg = <0 0x11278000 0 0x1000>; interrupts = ; clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; resets = <&infracfg_ao MT8188_INFRA_RST1_THERMAL_MCU_RST>; nvmem-cells = <&lvts_efuse_data1>; nvmem-cell-names = "lvts-calib-data-1"; #thermal-sensor-cells = <1>; }; i2c0: i2c@11280000 { compatible = "mediatek,mt8188-i2c"; reg = <0 0x11280000 0 0x1000>, <0 0x10220080 0 0x80>; interrupts = ; clock-div = <1>; clocks = <&imp_iic_wrap_c CLK_IMP_IIC_WRAP_C_AP_CLOCK_I2C0>, <&infracfg_ao CLK_INFRA_AO_APDMA_BCLK>; clock-names = "main", "dma"; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; i2c2: i2c@11281000 { compatible = "mediatek,mt8188-i2c"; reg = <0 0x11281000 0 0x1000>, <0 0x10220180 0 0x80>; interrupts = ; clock-div = <1>; clocks = <&imp_iic_wrap_c CLK_IMP_IIC_WRAP_C_AP_CLOCK_I2C2>, <&infracfg_ao CLK_INFRA_AO_APDMA_BCLK>; clock-names = "main", "dma"; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; i2c3: i2c@11282000 { compatible = "mediatek,mt8188-i2c"; reg = <0 0x11282000 0 0x1000>, <0 0x10220280 0 0x80>; interrupts = ; clock-div = <1>; clocks = <&imp_iic_wrap_c CLK_IMP_IIC_WRAP_C_AP_CLOCK_I2C3>, <&infracfg_ao CLK_INFRA_AO_APDMA_BCLK>; clock-names = "main", "dma"; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; imp_iic_wrap_c: clock-controller@11283000 { compatible = "mediatek,mt8188-imp-iic-wrap-c"; reg = <0 0x11283000 0 0x1000>; #clock-cells = <1>; }; xhci2: usb@112a0000 { compatible = "mediatek,mt8188-xhci", "mediatek,mtk-xhci"; reg = <0 0x112a0000 0 0x1000>, <0 0x112a3e00 0 0x0100>; reg-names = "mac", "ippc"; interrupts = ; phys = <&u2port2 PHY_TYPE_USB2>; assigned-clocks = <&topckgen CLK_TOP_SSUSB_XHCI_3P>, <&topckgen CLK_TOP_USB_TOP_3P>; assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, <&topckgen CLK_TOP_UNIVPLL_D5_D4>; clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>, <&topckgen CLK_TOP_SSUSB_TOP_P3_REF>, <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>; clock-names = "sys_ck", "ref_ck", "mcu_ck"; status = "disabled"; }; xhci0: usb@112b0000 { compatible = "mediatek,mt8188-xhci", "mediatek,mtk-xhci"; reg = <0 0x112b0000 0 0x1000>, <0 0x112b3e00 0 0x0100>; reg-names = "mac", "ippc"; interrupts = ; phys = <&u2port0 PHY_TYPE_USB2>; assigned-clocks = <&topckgen CLK_TOP_SSUSB_XHCI_2P>, <&topckgen CLK_TOP_USB_TOP_2P>; assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, <&topckgen CLK_TOP_UNIVPLL_D5_D4>; clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>, <&topckgen CLK_TOP_SSUSB_TOP_P2_REF>, <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>; clock-names = "sys_ck", "ref_ck", "mcu_ck"; mediatek,syscon-wakeup = <&pericfg 0x460 2>; wakeup-source; status = "disabled"; }; pcie: pcie@112f0000 { compatible = "mediatek,mt8188-pcie", "mediatek,mt8192-pcie"; reg = <0 0x112f0000 0 0x2000>; reg-names = "pcie-mac"; ranges = <0x82000000 0 0x20000000 0 0x20000000 0 0x4000000>; bus-range = <0 0xff>; device_type = "pci"; linux,pci-domain = <0>; #address-cells = <3>; #size-cells = <2>; clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>, <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>, <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>, <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>, <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>, <&pericfg_ao CLK_PERI_AO_PCIE_P0_FMEM>; clock-names = "pl_250m", "tl_26m", "tl_96m", "tl_32k", "peri_26m", "peri_mem"; #interrupt-cells = <1>; interrupts = ; interrupt-map = <0 0 0 1 &pcie_intc 0>, <0 0 0 2 &pcie_intc 1>, <0 0 0 3 &pcie_intc 2>, <0 0 0 4 &pcie_intc 3>; interrupt-map-mask = <0 0 0 7>; iommu-map = <0 &infra_iommu IFR_IOMMU_PORT_PCIE_0 0xffff>; iommu-map-mask = <0>; phys = <&pcieport PHY_TYPE_PCIE>; phy-names = "pcie-phy"; power-domains = <&spm MT8188_POWER_DOMAIN_PEXTP_MAC_P0>; resets = <&watchdog MT8188_TOPRGU_PCIE_SW_RST>; reset-names = "mac"; status = "disabled"; pcie_intc: interrupt-controller { #address-cells = <0>; #interrupt-cells = <1>; interrupt-controller; }; }; nor_flash: spi@1132c000 { compatible = "mediatek,mt8188-nor", "mediatek,mt8186-nor"; reg = <0 0x1132c000 0 0x1000>; clocks = <&topckgen CLK_TOP_SPINOR>, <&pericfg_ao CLK_PERI_AO_FLASHIFLASHCK>, <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>; clock-names = "spi", "sf", "axi"; assigned-clocks = <&topckgen CLK_TOP_SPINOR>; interrupts = ; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; pciephy: t-phy@11c20700 { compatible = "mediatek,mt8188-tphy", "mediatek,generic-tphy-v3"; ranges = <0 0 0x11c20700 0x700>; #address-cells = <1>; #size-cells = <1>; power-domains = <&spm MT8188_POWER_DOMAIN_PEXTP_PHY_TOP>; status = "disabled"; pcieport: pcie-phy@0 { reg = <0 0x700>; clocks = <&topckgen CLK_TOP_CFGREG_F_PCIE_PHY_REF>; clock-names = "ref"; #phy-cells = <1>; }; }; mipi_tx_config0: dsi-phy@11c80000 { compatible = "mediatek,mt8188-mipi-tx", "mediatek,mt8183-mipi-tx"; reg = <0 0x11c80000 0 0x1000>; clocks = <&clk26m>; clock-output-names = "mipi_tx0_pll"; #clock-cells = <0>; #phy-cells = <0>; status = "disabled"; }; mipi_tx_config1: dsi-phy@11c90000 { compatible = "mediatek,mt8188-mipi-tx", "mediatek,mt8183-mipi-tx"; reg = <0 0x11c90000 0 0x1000>; clocks = <&clk26m>; clock-output-names = "mipi_tx0_pll"; #clock-cells = <0>; #phy-cells = <0>; status = "disabled"; }; i2c1: i2c@11e00000 { compatible = "mediatek,mt8188-i2c"; reg = <0 0x11e00000 0 0x1000>, <0 0x10220100 0 0x80>; interrupts = ; clock-div = <1>; clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_AP_CLOCK_I2C1>, <&infracfg_ao CLK_INFRA_AO_APDMA_BCLK>; clock-names = "main", "dma"; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; i2c4: i2c@11e01000 { compatible = "mediatek,mt8188-i2c"; reg = <0 0x11e01000 0 0x1000>, <0 0x10220380 0 0x80>; interrupts = ; clock-div = <1>; clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_AP_CLOCK_I2C4>, <&infracfg_ao CLK_INFRA_AO_APDMA_BCLK>; clock-names = "main", "dma"; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; imp_iic_wrap_w: clock-controller@11e02000 { compatible = "mediatek,mt8188-imp-iic-wrap-w"; reg = <0 0x11e02000 0 0x1000>; #clock-cells = <1>; }; u3phy0: t-phy@11e30000 { compatible = "mediatek,mt8188-tphy", "mediatek,generic-tphy-v3"; #address-cells = <1>; #size-cells = <1>; ranges = <0x0 0x0 0x11e30000 0x1000>; status = "disabled"; u2port0: usb-phy@0 { reg = <0x0 0x700>; clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>, <&apmixedsys CLK_APMIXED_PLL_SSUSB26M_EN>; clock-names = "ref", "da_ref"; #phy-cells = <1>; }; }; u3phy1: t-phy@11e40000 { compatible = "mediatek,mt8188-tphy", "mediatek,generic-tphy-v3"; #address-cells = <1>; #size-cells = <1>; ranges = <0x0 0x0 0x11e40000 0x1000>; status = "disabled"; u2port1: usb-phy@0 { reg = <0x0 0x700>; clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>, <&apmixedsys CLK_APMIXED_PLL_SSUSB26M_EN>; clock-names = "ref", "da_ref"; #phy-cells = <1>; }; u3port1: usb-phy@700 { reg = <0x700 0x700>; clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M_EN>, <&clk26m>; clock-names = "ref", "da_ref"; #phy-cells = <1>; }; }; u3phy2: t-phy@11e80000 { compatible = "mediatek,mt8188-tphy", "mediatek,generic-tphy-v3"; #address-cells = <1>; #size-cells = <1>; ranges = <0x0 0x0 0x11e80000 0x1000>; status = "disabled"; u2port2: usb-phy@0 { reg = <0x0 0x700>; clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>, <&apmixedsys CLK_APMIXED_PLL_SSUSB26M_EN>; clock-names = "ref", "da_ref"; #phy-cells = <1>; }; }; i2c5: i2c@11ec0000 { compatible = "mediatek,mt8188-i2c"; reg = <0 0x11ec0000 0 0x1000>, <0 0x10220480 0 0x80>; interrupts = ; clock-div = <1>; clocks = <&imp_iic_wrap_en CLK_IMP_IIC_WRAP_EN_AP_CLOCK_I2C5>, <&infracfg_ao CLK_INFRA_AO_APDMA_BCLK>; clock-names = "main", "dma"; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; i2c6: i2c@11ec1000 { compatible = "mediatek,mt8188-i2c"; reg = <0 0x11ec1000 0 0x1000>, <0 0x10220600 0 0x80>; interrupts = ; clock-div = <1>; clocks = <&imp_iic_wrap_en CLK_IMP_IIC_WRAP_EN_AP_CLOCK_I2C6>, <&infracfg_ao CLK_INFRA_AO_APDMA_BCLK>; clock-names = "main", "dma"; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; imp_iic_wrap_en: clock-controller@11ec2000 { compatible = "mediatek,mt8188-imp-iic-wrap-en"; reg = <0 0x11ec2000 0 0x1000>; #clock-cells = <1>; }; efuse: efuse@11f20000 { compatible = "mediatek,mt8188-efuse", "mediatek,efuse"; reg = <0 0x11f20000 0 0x1000>; #address-cells = <1>; #size-cells = <1>; dp_calib_data: dp-calib@1a0 { reg = <0x1a0 0xc>; }; lvts_efuse_data1: lvts1-calib@1ac { reg = <0x1ac 0x40>; }; socinfo-data1@7a0 { reg = <0x7a0 0x4>; }; socinfo-data2@7e0 { reg = <0x7e0 0x4>; }; }; gpu: gpu@13000000 { compatible = "mediatek,mt8188-mali", "arm,mali-valhall-jm"; reg = <0 0x13000000 0 0x4000>; clocks = <&mfgcfg CLK_MFGCFG_BG3D>; interrupts = , , ; interrupt-names = "job", "mmu", "gpu"; operating-points-v2 = <&gpu_opp_table>; power-domains = <&spm MT8188_POWER_DOMAIN_MFG2>, <&spm MT8188_POWER_DOMAIN_MFG3>, <&spm MT8188_POWER_DOMAIN_MFG4>; power-domain-names = "core0", "core1", "core2"; #cooling-cells = <2>; status = "disabled"; }; mfgcfg: clock-controller@13fbf000 { compatible = "mediatek,mt8188-mfgcfg"; reg = <0 0x13fbf000 0 0x1000>; #clock-cells = <1>; }; vppsys0: syscon@14000000 { compatible = "mediatek,mt8188-vppsys0", "syscon"; reg = <0 0x14000000 0 0x1000>; #clock-cells = <1>; }; vpp_smi_common: smi@14012000 { compatible = "mediatek,mt8188-smi-common-vpp"; reg = <0 0x14012000 0 0x1000>; clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VPPSYS0>; }; larb4: smi@14013000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x14013000 0 0x1000>; clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VPPSYS0>; mediatek,larb-id = ; mediatek,smi = <&vpp_smi_common>; }; vpp_iommu: iommu@14018000 { compatible = "mediatek,mt8188-iommu-vpp"; reg = <0 0x14018000 0 0x5000>; clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>; clock-names = "bclk"; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VPPSYS0>; #iommu-cells = <1>; mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb7 &larb23>; }; wpesys: clock-controller@14e00000 { compatible = "mediatek,mt8188-wpesys"; reg = <0 0x14e00000 0 0x1000>; #clock-cells = <1>; }; wpesys_vpp0: clock-controller@14e02000 { compatible = "mediatek,mt8188-wpesys-vpp0"; reg = <0 0x14e02000 0 0x1000>; #clock-cells = <1>; }; larb7: smi@14e04000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x14e04000 0 0x1000>; clocks = <&wpesys CLK_WPE_TOP_SMI_LARB7>, <&wpesys CLK_WPE_TOP_SMI_LARB7>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_WPE>; mediatek,larb-id = ; mediatek,smi = <&vpp_smi_common>; }; vppsys1: syscon@14f00000 { compatible = "mediatek,mt8188-vppsys1", "syscon"; reg = <0 0x14f00000 0 0x1000>; #clock-cells = <1>; }; larb5: smi@14f02000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x14f02000 0 0x1000>; clocks = <&vppsys1 CLK_VPP1_GALS5>, <&vppsys1 CLK_VPP1_LARB5>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VPPSYS1>; mediatek,larb-id = ; mediatek,smi = <&vdo_smi_common>; }; larb6: smi@14f03000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x14f03000 0 0x1000>; clocks = <&vppsys1 CLK_VPP1_GALS6>, <&vppsys1 CLK_VPP1_LARB6>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VPPSYS1>; mediatek,larb-id = ; mediatek,smi = <&vpp_smi_common>; }; imgsys: clock-controller@15000000 { compatible = "mediatek,mt8188-imgsys"; reg = <0 0x15000000 0 0x1000>; #clock-cells = <1>; }; imgsys1_dip_top: clock-controller@15110000 { compatible = "mediatek,mt8188-imgsys1-dip-top"; reg = <0 0x15110000 0 0x1000>; #clock-cells = <1>; }; imgsys1_dip_nr: clock-controller@15130000 { compatible = "mediatek,mt8188-imgsys1-dip-nr"; reg = <0 0x15130000 0 0x1000>; #clock-cells = <1>; }; imgsys_wpe1: clock-controller@15220000 { compatible = "mediatek,mt8188-imgsys-wpe1"; reg = <0 0x15220000 0 0x1000>; #clock-cells = <1>; }; ipesys: clock-controller@15330000 { compatible = "mediatek,mt8188-ipesys"; reg = <0 0x15330000 0 0x1000>; #clock-cells = <1>; }; imgsys_wpe2: clock-controller@15520000 { compatible = "mediatek,mt8188-imgsys-wpe2"; reg = <0 0x15520000 0 0x1000>; #clock-cells = <1>; }; imgsys_wpe3: clock-controller@15620000 { compatible = "mediatek,mt8188-imgsys-wpe3"; reg = <0 0x15620000 0 0x1000>; #clock-cells = <1>; }; camsys: clock-controller@16000000 { compatible = "mediatek,mt8188-camsys"; reg = <0 0x16000000 0 0x1000>; #clock-cells = <1>; }; camsys_rawa: clock-controller@1604f000 { compatible = "mediatek,mt8188-camsys-rawa"; reg = <0 0x1604f000 0 0x1000>; #clock-cells = <1>; }; camsys_yuva: clock-controller@1606f000 { compatible = "mediatek,mt8188-camsys-yuva"; reg = <0 0x1606f000 0 0x1000>; #clock-cells = <1>; }; camsys_rawb: clock-controller@1608f000 { compatible = "mediatek,mt8188-camsys-rawb"; reg = <0 0x1608f000 0 0x1000>; #clock-cells = <1>; }; camsys_yuvb: clock-controller@160af000 { compatible = "mediatek,mt8188-camsys-yuvb"; reg = <0 0x160af000 0 0x1000>; #clock-cells = <1>; }; ccusys: clock-controller@17200000 { compatible = "mediatek,mt8188-ccusys"; reg = <0 0x17200000 0 0x1000>; #clock-cells = <1>; }; video_decoder: video-decoder@18000000 { compatible = "mediatek,mt8188-vcodec-dec"; reg = <0 0x18000000 0 0x1000>, <0 0x18004000 0 0x1000>; ranges = <0 0 0 0x18000000 0 0x26000>; iommus = <&vpp_iommu M4U_PORT_L23_HW_VDEC_UFO_ENC_EXT>; #address-cells = <2>; #size-cells = <2>; mediatek,scp = <&scp>; video-codec@10000 { compatible = "mediatek,mtk-vcodec-lat"; reg = <0 0x10000 0 0x800>; assigned-clocks = <&topckgen CLK_TOP_VDEC>; assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; clocks = <&topckgen CLK_TOP_VDEC>, <&vdecsys_soc CLK_VDEC1_SOC_VDEC>, <&vdecsys_soc CLK_VDEC1_SOC_LAT>, <&topckgen CLK_TOP_UNIVPLL_D6>; clock-names = "sel", "vdec", "lat", "top"; interrupts = ; iommus = <&vpp_iommu M4U_PORT_L23_HW_VDEC_LAT0_VLD_EXT>, <&vpp_iommu M4U_PORT_L23_HW_VDEC_LAT0_VLD2_EXT>, <&vpp_iommu M4U_PORT_L23_HW_VDEC_LAT0_AVC_MV_EXT>, <&vpp_iommu M4U_PORT_L23_HW_VDEC_LAT0_PRED_RD_EXT>, <&vpp_iommu M4U_PORT_L23_HW_VDEC_LAT0_TILE_EXT>, <&vpp_iommu M4U_PORT_L23_HW_VDEC_LAT0_WDMA_EXT>, <&vpp_iommu M4U_PORT_L23_HW_VDEC_UFO_ENC_EXT>, <&vpp_iommu M4U_PORT_L23_HW_VDEC_UFO_ENC_EXT_C>, <&vpp_iommu M4U_PORT_L23_HW_VDEC_MC_EXT_C>; power-domains = <&spm MT8188_POWER_DOMAIN_VDEC0>; }; video-codec@25000 { compatible = "mediatek,mtk-vcodec-core"; reg = <0 0x25000 0 0x1000>; assigned-clocks = <&topckgen CLK_TOP_VDEC>; assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; clocks = <&topckgen CLK_TOP_VDEC>, <&vdecsys CLK_VDEC2_VDEC>, <&vdecsys CLK_VDEC2_LAT>, <&topckgen CLK_TOP_UNIVPLL_D6>; clock-names = "sel", "vdec", "lat", "top"; interrupts = ; iommus = <&vdo_iommu M4U_PORT_L21_HW_VDEC_MC_EXT>, <&vdo_iommu M4U_PORT_L21_HW_VDEC_UFO_EXT>, <&vdo_iommu M4U_PORT_L21_HW_VDEC_PP_EXT>, <&vdo_iommu M4U_PORT_L21_HW_VDEC_PRED_RD_EXT>, <&vdo_iommu M4U_PORT_L21_HW_VDEC_PRED_WR_EXT>, <&vdo_iommu M4U_PORT_L21_HW_VDEC_PPWRAP_EXT>, <&vdo_iommu M4U_PORT_L21_HW_VDEC_TILE_EXT>, <&vdo_iommu M4U_PORT_L21_HW_VDEC_VLD_EXT>, <&vdo_iommu M4U_PORT_L21_HW_VDEC_VLD2_EXT>, <&vdo_iommu M4U_PORT_L21_HW_VDEC_AVC_MV_EXT>, <&vdo_iommu M4U_PORT_L21_HW_VDEC_UFO_EXT_C>; power-domains = <&spm MT8188_POWER_DOMAIN_VDEC1>; }; }; larb23: smi@1800d000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x1800d000 0 0x1000>; clocks = <&vdecsys_soc CLK_VDEC1_SOC_LARB1>, <&vdecsys_soc CLK_VDEC1_SOC_LARB1>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VDEC0>; mediatek,larb-id = ; mediatek,smi = <&vpp_smi_common>; }; vdecsys_soc: clock-controller@1800f000 { compatible = "mediatek,mt8188-vdecsys-soc"; reg = <0 0x1800f000 0 0x1000>; #clock-cells = <1>; }; larb21: smi@1802e000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x1802e000 0 0x1000>; clocks = <&vdecsys CLK_VDEC2_LARB1>, <&vdecsys CLK_VDEC2_LARB1>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VDEC1>; mediatek,larb-id = ; mediatek,smi = <&vdo_smi_common>; }; vdecsys: clock-controller@1802f000 { compatible = "mediatek,mt8188-vdecsys"; reg = <0 0x1802f000 0 0x1000>; #clock-cells = <1>; }; vencsys: clock-controller@1a000000 { compatible = "mediatek,mt8188-vencsys"; reg = <0 0x1a000000 0 0x1000>; #clock-cells = <1>; }; larb19: smi@1a010000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x1a010000 0 0x1000>; clocks = <&vencsys CLK_VENC1_VENC>, <&vencsys CLK_VENC1_VENC>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VENC>; mediatek,larb-id = ; mediatek,smi = <&vdo_smi_common>; }; video_encoder: video-encoder@1a020000 { compatible = "mediatek,mt8188-vcodec-enc"; reg = <0 0x1a020000 0 0x10000>; #address-cells = <2>; #size-cells = <2>; assigned-clocks = <&topckgen CLK_TOP_VENC>; assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; clocks = <&vencsys CLK_VENC1_VENC>; clock-names = "venc_sel"; interrupts = ; iommus = <&vdo_iommu M4U_PORT_L19_VENC_RCPU>, <&vdo_iommu M4U_PORT_L19_VENC_REC>, <&vdo_iommu M4U_PORT_L19_VENC_BSDMA>, <&vdo_iommu M4U_PORT_L19_VENC_SV_COMV>, <&vdo_iommu M4U_PORT_L19_VENC_RD_COMV>, <&vdo_iommu M4U_PORT_L19_VENC_CUR_LUMA>, <&vdo_iommu M4U_PORT_L19_VENC_CUR_CHROMA>, <&vdo_iommu M4U_PORT_L19_VENC_REF_LUMA>, <&vdo_iommu M4U_PORT_L19_VENC_REF_CHROMA>, <&vdo_iommu M4U_PORT_L19_VENC_SUB_W_LUMA>, <&vdo_iommu M4U_PORT_L19_VENC_SUB_R_LUMA>; power-domains = <&spm MT8188_POWER_DOMAIN_VENC>; mediatek,scp = <&scp>; }; jpeg_encoder: jpeg-encoder@1a030000 { compatible = "mediatek,mt8188-jpgenc", "mediatek,mtk-jpgenc"; reg = <0 0x1a030000 0 0x10000>; clocks = <&vencsys CLK_VENC1_JPGENC>; clock-names = "jpgenc"; interrupts = ; iommus = <&vdo_iommu M4U_PORT_L19_JPGENC_Y_RDMA>, <&vdo_iommu M4U_PORT_L19_JPGENC_C_RDMA>, <&vdo_iommu M4U_PORT_L19_JPGENC_Q_TABLE>, <&vdo_iommu M4U_PORT_L19_JPGENC_BSDMA>; power-domains = <&spm MT8188_POWER_DOMAIN_VENC>; }; jpeg_decoder: jpeg-decoder@1a040000 { compatible = "mediatek,mt8188-jpgdec", "mediatek,mt2701-jpgdec"; reg = <0 0x1a040000 0 0x10000>; clocks = <&vencsys CLK_VENC1_LARB>, <&vencsys CLK_VENC1_JPGDEC>; clock-names = "jpgdec-smi", "jpgdec"; interrupts = ; iommus = <&vdo_iommu M4U_PORT_L19_JPGDEC_WDMA_0>, <&vdo_iommu M4U_PORT_L19_JPGDEC_BSDMA_0>, <&vdo_iommu M4U_PORT_L19_JPGDEC_WDMA_1>, <&vdo_iommu M4U_PORT_L19_JPGDEC_BSDMA_1>, <&vdo_iommu M4U_PORT_L19_JPGDEC_HUFF_OFFSET_1>, <&vdo_iommu M4U_PORT_L19_JPGDEC_HUFF_OFFSET_0>; power-domains = <&spm MT8188_POWER_DOMAIN_VDEC0>; }; ovl0: ovl@1c000000 { compatible = "mediatek,mt8188-disp-ovl", "mediatek,mt8183-disp-ovl"; reg = <0 0x1c000000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>; interrupts = ; iommus = <&vdo_iommu M4U_PORT_L0_DISP_OVL0_RDMA0>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>; }; rdma0: rdma@1c002000 { compatible = "mediatek,mt8188-disp-rdma", "mediatek,mt8195-disp-rdma"; reg = <0 0x1c002000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>; interrupts = ; iommus = <&vdo_iommu M4U_PORT_L1_DISP_RDMA0>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>; }; color0: color@1c003000 { compatible = "mediatek,mt8188-disp-color", "mediatek,mt8173-disp-color"; reg = <0 0x1c003000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>; }; ccorr0: ccorr@1c004000 { compatible = "mediatek,mt8188-disp-ccorr", "mediatek,mt8192-disp-ccorr"; reg = <0 0x1c004000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>; }; aal0: aal@1c005000 { compatible = "mediatek,mt8188-disp-aal", "mediatek,mt8183-disp-aal"; reg = <0 0x1c005000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>; }; gamma0: gamma@1c006000 { compatible = "mediatek,mt8188-disp-gamma", "mediatek,mt8195-disp-gamma"; reg = <0 0x1c006000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>; }; dither0: dither@1c007000 { compatible = "mediatek,mt8188-disp-dither", "mediatek,mt8183-disp-dither"; reg = <0 0x1c007000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>; }; disp_dsi0: dsi@1c008000 { compatible = "mediatek,mt8188-dsi"; reg = <0 0x1c008000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DSI0>, <&vdosys0 CLK_VDO0_DSI0_DSI>, <&mipi_tx_config0>; clock-names = "engine", "digital", "hs"; interrupts = ; phys = <&mipi_tx_config0>; phy-names = "dphy"; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; resets = <&vdosys0 MT8188_VDO0_RST_DSI0>; status = "disabled"; }; disp_dsi1: dsi@1c012000 { compatible = "mediatek,mt8188-dsi"; reg = <0 0x1c012000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DSI1>, <&vdosys0 CLK_VDO0_DSI1_DSI>, <&mipi_tx_config1>; clock-names = "engine", "digital", "hs"; interrupts = ; phys = <&mipi_tx_config1>; phy-names = "dphy"; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; resets = <&vdosys0 MT8188_VDO0_RST_DSI1>; status = "disabled"; }; dp_intf0: dp-intf@1c015000 { compatible = "mediatek,mt8188-dp-intf"; reg = <0 0x1c015000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>, <&vdosys0 CLK_VDO0_DP_INTF0>, <&apmixedsys CLK_APMIXED_TVDPLL1>; clock-names = "pixel", "engine", "pll"; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; status = "disabled"; }; mutex0: mutex@1c016000 { compatible = "mediatek,mt8188-disp-mutex"; reg = <0 0x1c016000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x6000 0x1000>; mediatek,gce-events = ; }; postmask0: postmask@1c01a000 { compatible = "mediatek,mt8188-disp-postmask", "mediatek,mt8192-disp-postmask"; reg = <0 0x1c01a000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_DISP_POSTMASK0>; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0xa000 0x1000>; }; vdosys0: syscon@1c01d000 { compatible = "mediatek,mt8188-vdosys0", "syscon"; reg = <0 0x1c01d000 0 0x1000>; #clock-cells = <1>; #reset-cells = <1>; mboxes = <&gce0 0 CMDQ_THR_PRIO_4>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0xd000 0x1000>; }; larb0: smi@1c022000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x1c022000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, <&vdosys0 CLK_VDO0_SMI_LARB>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,larb-id = ; mediatek,smi = <&vdo_smi_common>; }; larb1: smi@1c023000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x1c023000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, <&vdosys0 CLK_VDO0_SMI_LARB>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; mediatek,larb-id = ; mediatek,smi = <&vpp_smi_common>; }; vdo_smi_common: smi@1c024000 { compatible = "mediatek,mt8188-smi-common-vdo"; reg = <0 0x1c024000 0 0x1000>; clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>, <&vdosys0 CLK_VDO0_SMI_GALS>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; }; vdo_iommu: iommu@1c028000 { compatible = "mediatek,mt8188-iommu-vdo"; reg = <0 0x1c028000 0 0x5000>; clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>; clock-names = "bclk"; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS0>; #iommu-cells = <1>; mediatek,larbs = <&larb0 &larb2 &larb5 &larb19 &larb21>; }; vdosys1: syscon@1c100000 { compatible = "mediatek,mt8188-vdosys1", "syscon"; reg = <0 0x1c100000 0 0x1000>; #clock-cells = <1>; #reset-cells = <1>; mboxes = <&gce0 1 CMDQ_THR_PRIO_4>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0 0x1000>; }; mutex1: mutex@1c101000 { compatible = "mediatek,mt8188-disp-mutex"; reg = <0 0x1c101000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_DISP_MUTEX>; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x1000 0x1000>; mediatek,gce-events = ; }; larb2: smi@1c102000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x1c102000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>, <&vdosys1 CLK_VDO1_SMI_LARB2>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,larb-id = ; mediatek,smi = <&vdo_smi_common>; }; larb3: smi@1c103000 { compatible = "mediatek,mt8188-smi-larb"; reg = <0 0x1c103000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>, <&vdosys1 CLK_VDO1_SMI_LARB3>; clock-names = "apb", "smi"; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,larb-id = ; mediatek,smi = <&vpp_smi_common>; }; vdo1_rdma0: rdma@1c104000 { compatible = "mediatek,mt8188-vdo1-rdma", "mediatek,mt8195-vdo1-rdma"; reg = <0 0x1c104000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_MDP_RDMA0>; interrupts = ; iommus = <&vdo_iommu M4U_PORT_L2_MDP_RDMA0>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; #dma-cells = <1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x4000 0x1000>; }; vdo1_rdma1: rdma@1c105000 { compatible = "mediatek,mt8188-vdo1-rdma", "mediatek,mt8195-vdo1-rdma"; reg = <0 0x1c105000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_MDP_RDMA1>; interrupts = ; iommus = <&vpp_iommu M4U_PORT_L3_MDP_RDMA1>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; #dma-cells = <1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x5000 0x1000>; }; vdo1_rdma2: rdma@1c106000 { compatible = "mediatek,mt8188-vdo1-rdma", "mediatek,mt8195-vdo1-rdma"; reg = <0 0x1c106000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_MDP_RDMA2>; interrupts = ; iommus = <&vdo_iommu M4U_PORT_L2_MDP_RDMA2>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; #dma-cells = <1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x6000 0x1000>; }; vdo1_rdma3: rdma@1c107000 { compatible = "mediatek,mt8188-vdo1-rdma", "mediatek,mt8195-vdo1-rdma"; reg = <0 0x1c107000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_MDP_RDMA3>; interrupts = ; iommus = <&vpp_iommu M4U_PORT_L3_MDP_RDMA3>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; #dma-cells = <1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x7000 0x1000>; }; vdo1_rdma4: rdma@1c108000 { compatible = "mediatek,mt8188-vdo1-rdma", "mediatek,mt8195-vdo1-rdma"; reg = <0 0x1c108000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_MDP_RDMA4>; interrupts = ; iommus = <&vdo_iommu M4U_PORT_L2_MDP_RDMA4>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; #dma-cells = <1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x8000 0x1000>; }; vdo1_rdma5: rdma@1c109000 { compatible = "mediatek,mt8188-vdo1-rdma", "mediatek,mt8195-vdo1-rdma"; reg = <0 0x1c109000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_MDP_RDMA5>; interrupts = ; iommus = <&vpp_iommu M4U_PORT_L3_MDP_RDMA5>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; #dma-cells = <1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x9000 0x1000>; }; vdo1_rdma6: rdma@1c10a000 { compatible = "mediatek,mt8188-vdo1-rdma", "mediatek,mt8195-vdo1-rdma"; reg = <0 0x1c10a000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_MDP_RDMA6>; interrupts = ; iommus = <&vdo_iommu M4U_PORT_L2_MDP_RDMA6>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; #dma-cells = <1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xa000 0x1000>; }; vdo1_rdma7: rdma@1c10b000 { compatible = "mediatek,mt8188-vdo1-rdma", "mediatek,mt8195-vdo1-rdma"; reg = <0 0x1c10b000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_MDP_RDMA7>; interrupts = ; iommus = <&vpp_iommu M4U_PORT_L3_MDP_RDMA7>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; #dma-cells = <1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xb000 0x1000>; }; merge1: merge@1c10c000 { compatible = "mediatek,mt8188-disp-merge", "mediatek,mt8195-disp-merge"; reg = <0 0x1c10c000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_VPP_MERGE0>, <&vdosys1 CLK_VDO1_MERGE0_DL_ASYNC>; clock-names = "merge", "merge_async"; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; resets = <&vdosys1 MT8188_VDO1_RST_MERGE0_DL_ASYNC>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xc000 0x1000>; mediatek,merge-mute; }; merge2: merge@1c10d000 { compatible = "mediatek,mt8188-disp-merge", "mediatek,mt8195-disp-merge"; reg = <0 0x1c10d000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_VPP_MERGE1>, <&vdosys1 CLK_VDO1_MERGE1_DL_ASYNC>; clock-names = "merge", "merge_async"; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; resets = <&vdosys1 MT8188_VDO1_RST_MERGE1_DL_ASYNC>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xd000 0x1000>; mediatek,merge-mute; }; merge3: merge@1c10e000 { compatible = "mediatek,mt8188-disp-merge", "mediatek,mt8195-disp-merge"; reg = <0 0x1c10e000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_VPP_MERGE2>, <&vdosys1 CLK_VDO1_MERGE2_DL_ASYNC>; clock-names = "merge", "merge_async"; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; resets = <&vdosys1 MT8188_VDO1_RST_MERGE2_DL_ASYNC>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xe000 0x1000>; mediatek,merge-mute; }; merge4: merge@1c10f000 { compatible = "mediatek,mt8188-disp-merge", "mediatek,mt8195-disp-merge"; reg = <0 0x1c10f000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_VPP_MERGE3>, <&vdosys1 CLK_VDO1_MERGE3_DL_ASYNC>; clock-names = "merge", "merge_async"; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; resets = <&vdosys1 MT8188_VDO1_RST_MERGE3_DL_ASYNC>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xf000 0x1000>; mediatek,merge-mute; }; merge5: merge@1c110000 { compatible = "mediatek,mt8188-disp-merge", "mediatek,mt8195-disp-merge"; reg = <0 0x1c110000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_VPP_MERGE4>, <&vdosys1 CLK_VDO1_MERGE4_DL_ASYNC>; clock-names = "merge", "merge_async"; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; resets = <&vdosys1 MT8188_VDO1_RST_MERGE4_DL_ASYNC>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x0000 0x1000>; mediatek,merge-fifo-en; }; dp_intf1: dp-intf@1c113000 { compatible = "mediatek,mt8188-dp-intf"; reg = <0 0x1c113000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_DPINTF>, <&vdosys1 CLK_VDO1_DP_INTF0_MMCK>, <&apmixedsys CLK_APMIXED_TVDPLL2>; clock-names = "pixel", "engine", "pll"; interrupts = ; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; status = "disabled"; }; ethdr0: ethdr@1c114000 { compatible = "mediatek,mt8188-disp-ethdr", "mediatek,mt8195-disp-ethdr"; reg = <0 0x1c114000 0 0x1000>, <0 0x1c115000 0 0x1000>, <0 0x1c117000 0 0x1000>, <0 0x1c119000 0 0x1000>, <0 0x1c11a000 0 0x1000>, <0 0x1c11b000 0 0x1000>, <0 0x1c11c000 0 0x1000>; reg-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1", "vdo_be", "adl_ds"; clocks = <&vdosys1 CLK_VDO1_DISP_MIXER>, <&vdosys1 CLK_VDO1_HDR_VDO_FE0>, <&vdosys1 CLK_VDO1_HDR_VDO_FE1>, <&vdosys1 CLK_VDO1_HDR_GFX_FE0>, <&vdosys1 CLK_VDO1_HDR_GFX_FE1>, <&vdosys1 CLK_VDO1_HDR_VDO_BE>, <&vdosys1 CLK_VDO1_26M_SLOW>, <&vdosys1 CLK_VDO1_HDR_VDO_FE0_DL_ASYNC>, <&vdosys1 CLK_VDO1_HDR_VDO_FE1_DL_ASYNC>, <&vdosys1 CLK_VDO1_HDR_GFX_FE0_DL_ASYNC>, <&vdosys1 CLK_VDO1_HDR_GFX_FE1_DL_ASYNC>, <&vdosys1 CLK_VDO1_HDR_VDO_BE_DL_ASYNC>, <&topckgen CLK_TOP_ETHDR>; clock-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1", "vdo_be", "adl_ds", "vdo_fe0_async", "vdo_fe1_async", "gfx_fe0_async", "gfx_fe1_async", "vdo_be_async", "ethdr_top"; interrupts = ; iommus = <&vpp_iommu M4U_PORT_L3_HDR_DS_SMI>, <&vpp_iommu M4U_PORT_L3_HDR_ADL_SMI>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; resets = <&vdosys1 MT8188_VDO1_RST_HDR_VDO_FE0_DL_ASYNC>, <&vdosys1 MT8188_VDO1_RST_HDR_VDO_FE1_DL_ASYNC>, <&vdosys1 MT8188_VDO1_RST_HDR_GFX_FE0_DL_ASYNC>, <&vdosys1 MT8188_VDO1_RST_HDR_GFX_FE1_DL_ASYNC>, <&vdosys1 MT8188_VDO1_RST_HDR_VDO_BE_DL_ASYNC>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x4000 0x1000>, <&gce0 SUBSYS_1c11XXXX 0x5000 0x1000>, <&gce0 SUBSYS_1c11XXXX 0x7000 0x1000>, <&gce0 SUBSYS_1c11XXXX 0x9000 0x1000>, <&gce0 SUBSYS_1c11XXXX 0xa000 0x1000>, <&gce0 SUBSYS_1c11XXXX 0xb000 0x1000>, <&gce0 SUBSYS_1c11XXXX 0xc000 0x1000>; }; padding0: padding@1c11d000 { compatible = "mediatek,mt8188-disp-padding"; reg = <0 0x1c11d000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_PADDING0>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0xd000 0x1000>; }; padding1: padding@1c11e000 { compatible = "mediatek,mt8188-disp-padding"; reg = <0 0x1c11e000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_PADDING1>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0xe000 0x1000>; }; padding2: padding@1c11f000 { compatible = "mediatek,mt8188-disp-padding"; reg = <0 0x1c11f000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_PADDING2>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0xf000 0x1000>; }; padding3: padding@1c120000 { compatible = "mediatek,mt8188-disp-padding"; reg = <0 0x1c120000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_PADDING3>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c12XXXX 0x0000 0x1000>; }; padding4: padding@1c121000 { compatible = "mediatek,mt8188-disp-padding"; reg = <0 0x1c121000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_PADDING4>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c12XXXX 0x1000 0x1000>; }; padding5: padding@1c122000 { compatible = "mediatek,mt8188-disp-padding"; reg = <0 0x1c122000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_PADDING5>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c12XXXX 0x2000 0x1000>; }; padding6: padding@1c123000 { compatible = "mediatek,mt8188-disp-padding"; reg = <0 0x1c123000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_PADDING6>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c12XXXX 0x3000 0x1000>; }; padding7: padding@1c124000 { compatible = "mediatek,mt8188-disp-padding"; reg = <0 0x1c124000 0 0x1000>; clocks = <&vdosys1 CLK_VDO1_PADDING7>; power-domains = <&spm MT8188_POWER_DOMAIN_VDOSYS1>; mediatek,gce-client-reg = <&gce0 SUBSYS_1c12XXXX 0x4000 0x1000>; }; edp_tx: edp-tx@1c500000 { compatible = "mediatek,mt8188-edp-tx"; reg = <0 0x1c500000 0 0x8000>; interrupts = ; nvmem-cells = <&dp_calib_data>; nvmem-cell-names = "dp_calibration_data"; power-domains = <&spm MT8188_POWER_DOMAIN_EDP_TX>; max-linkrate-mhz = <8100>; status = "disabled"; }; dp_tx: dp-tx@1c600000 { compatible = "mediatek,mt8188-dp-tx"; reg = <0 0x1c600000 0 0x8000>; interrupts = ; nvmem-cells = <&dp_calib_data>; nvmem-cell-names = "dp_calibration_data"; power-domains = <&spm MT8188_POWER_DOMAIN_DP_TX>; max-linkrate-mhz = <5400>; status = "disabled"; }; }; };