// SPDX-License-Identifier: BSD-3-Clause /* * Copyright (c) 2023, Linaro Limited * Copyright (c) 2024 Qualcomm Innovation Center, Inc. All rights reserved. */ #include #include #include #include #include #include #include #include #include #include #include #include / { interrupt-parent = <&intc>; #address-cells = <2>; #size-cells = <2>; clocks { xo_board_clk: xo-board-clk { compatible = "fixed-clock"; #clock-cells = <0>; }; sleep_clk: sleep-clk { compatible = "fixed-clock"; #clock-cells = <0>; }; }; cpus { #address-cells = <2>; #size-cells = <0>; cpu0: cpu@0 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x0>; enable-method = "psci"; qcom,freq-domain = <&cpufreq_hw 0>; next-level-cache = <&l2_0>; capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; l2_0: l2-cache { compatible = "cache"; cache-level = <2>; cache-unified; next-level-cache = <&l3_0>; l3_0: l3-cache { compatible = "cache"; cache-level = <3>; cache-unified; }; }; }; cpu1: cpu@100 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x100>; enable-method = "psci"; qcom,freq-domain = <&cpufreq_hw 0>; next-level-cache = <&l2_1>; capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; l2_1: l2-cache { compatible = "cache"; cache-level = <2>; cache-unified; next-level-cache = <&l3_0>; }; }; cpu2: cpu@200 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x200>; enable-method = "psci"; qcom,freq-domain = <&cpufreq_hw 0>; next-level-cache = <&l2_2>; capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; l2_2: l2-cache { compatible = "cache"; cache-level = <2>; cache-unified; next-level-cache = <&l3_0>; }; }; cpu3: cpu@300 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x300>; enable-method = "psci"; qcom,freq-domain = <&cpufreq_hw 0>; next-level-cache = <&l2_3>; capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; l2_3: l2-cache { compatible = "cache"; cache-level = <2>; cache-unified; next-level-cache = <&l3_0>; }; }; cpu4: cpu@10000 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x10000>; enable-method = "psci"; qcom,freq-domain = <&cpufreq_hw 1>; next-level-cache = <&l2_4>; capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; l2_4: l2-cache { compatible = "cache"; cache-level = <2>; cache-unified; next-level-cache = <&l3_1>; l3_1: l3-cache { compatible = "cache"; cache-level = <3>; cache-unified; }; }; }; cpu5: cpu@10100 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x10100>; enable-method = "psci"; qcom,freq-domain = <&cpufreq_hw 1>; next-level-cache = <&l2_5>; capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; l2_5: l2-cache { compatible = "cache"; cache-level = <2>; cache-unified; next-level-cache = <&l3_1>; }; }; cpu6: cpu@10200 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x10200>; enable-method = "psci"; qcom,freq-domain = <&cpufreq_hw 1>; next-level-cache = <&l2_6>; capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; l2_6: l2-cache { compatible = "cache"; cache-level = <2>; cache-unified; next-level-cache = <&l3_1>; }; }; cpu7: cpu@10300 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x10300>; enable-method = "psci"; qcom,freq-domain = <&cpufreq_hw 1>; next-level-cache = <&l2_7>; capacity-dmips-mhz = <1024>; dynamic-power-coefficient = <100>; l2_7: l2-cache { compatible = "cache"; cache-level = <2>; cache-unified; next-level-cache = <&l3_1>; }; }; cpu-map { cluster0 { core0 { cpu = <&cpu0>; }; core1 { cpu = <&cpu1>; }; core2 { cpu = <&cpu2>; }; core3 { cpu = <&cpu3>; }; }; cluster1 { core0 { cpu = <&cpu4>; }; core1 { cpu = <&cpu5>; }; core2 { cpu = <&cpu6>; }; core3 { cpu = <&cpu7>; }; }; }; idle-states { entry-method = "psci"; gold_cpu_sleep_0: cpu-sleep-0 { compatible = "arm,idle-state"; idle-state-name = "gold-power-collapse"; arm,psci-suspend-param = <0x40000003>; entry-latency-us = <549>; exit-latency-us = <901>; min-residency-us = <1774>; local-timer-stop; }; gold_rail_cpu_sleep_0: cpu-sleep-1 { compatible = "arm,idle-state"; idle-state-name = "gold-rail-power-collapse"; arm,psci-suspend-param = <0x40000004>; entry-latency-us = <702>; exit-latency-us = <1061>; min-residency-us = <4488>; local-timer-stop; }; }; domain-idle-states { cluster_sleep_gold: cluster-sleep-0 { compatible = "domain-idle-state"; arm,psci-suspend-param = <0x41000044>; entry-latency-us = <2752>; exit-latency-us = <3048>; min-residency-us = <6118>; }; cluster_sleep_apss_rsc_pc: cluster-sleep-1 { compatible = "domain-idle-state"; arm,psci-suspend-param = <0x42000144>; entry-latency-us = <3263>; exit-latency-us = <6562>; min-residency-us = <9987>; }; }; }; dummy-sink { compatible = "arm,coresight-dummy-sink"; in-ports { port { eud_in: endpoint { remote-endpoint = <&swao_rep_out1>; }; }; }; }; firmware { scm { compatible = "qcom,scm-sa8775p", "qcom,scm"; qcom,dload-mode = <&tcsr 0x13000>; memory-region = <&tz_ffi_mem>; }; }; aggre1_noc: interconnect-aggre1-noc { compatible = "qcom,sa8775p-aggre1-noc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; aggre2_noc: interconnect-aggre2-noc { compatible = "qcom,sa8775p-aggre2-noc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; clk_virt: interconnect-clk-virt { compatible = "qcom,sa8775p-clk-virt"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; config_noc: interconnect-config-noc { compatible = "qcom,sa8775p-config-noc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; dc_noc: interconnect-dc-noc { compatible = "qcom,sa8775p-dc-noc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; gem_noc: interconnect-gem-noc { compatible = "qcom,sa8775p-gem-noc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; gpdsp_anoc: interconnect-gpdsp-anoc { compatible = "qcom,sa8775p-gpdsp-anoc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; lpass_ag_noc: interconnect-lpass-ag-noc { compatible = "qcom,sa8775p-lpass-ag-noc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; mc_virt: interconnect-mc-virt { compatible = "qcom,sa8775p-mc-virt"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; mmss_noc: interconnect-mmss-noc { compatible = "qcom,sa8775p-mmss-noc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; nspa_noc: interconnect-nspa-noc { compatible = "qcom,sa8775p-nspa-noc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; nspb_noc: interconnect-nspb-noc { compatible = "qcom,sa8775p-nspb-noc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; pcie_anoc: interconnect-pcie-anoc { compatible = "qcom,sa8775p-pcie-anoc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; system_noc: interconnect-system-noc { compatible = "qcom,sa8775p-system-noc"; #interconnect-cells = <2>; qcom,bcm-voters = <&apps_bcm_voter>; }; /* Will be updated by the bootloader. */ memory@80000000 { device_type = "memory"; reg = <0x0 0x80000000 0x0 0x0>; }; qup_opp_table_100mhz: opp-table-qup100mhz { compatible = "operating-points-v2"; opp-100000000 { opp-hz = /bits/ 64 <100000000>; required-opps = <&rpmhpd_opp_svs_l1>; }; }; pmu { compatible = "arm,armv8-pmuv3"; interrupts = ; }; psci { compatible = "arm,psci-1.0"; method = "smc"; cpu_pd0: power-domain-cpu0 { #power-domain-cells = <0>; power-domains = <&cluster_0_pd>; domain-idle-states = <&gold_cpu_sleep_0>, <&gold_rail_cpu_sleep_0>; }; cpu_pd1: power-domain-cpu1 { #power-domain-cells = <0>; power-domains = <&cluster_0_pd>; domain-idle-states = <&gold_cpu_sleep_0>, <&gold_rail_cpu_sleep_0>; }; cpu_pd2: power-domain-cpu2 { #power-domain-cells = <0>; power-domains = <&cluster_0_pd>; domain-idle-states = <&gold_cpu_sleep_0>, <&gold_rail_cpu_sleep_0>; }; cpu_pd3: power-domain-cpu3 { #power-domain-cells = <0>; power-domains = <&cluster_0_pd>; domain-idle-states = <&gold_cpu_sleep_0>, <&gold_rail_cpu_sleep_0>; }; cpu_pd4: power-domain-cpu4 { #power-domain-cells = <0>; power-domains = <&cluster_1_pd>; domain-idle-states = <&gold_cpu_sleep_0>, <&gold_rail_cpu_sleep_0>; }; cpu_pd5: power-domain-cpu5 { #power-domain-cells = <0>; power-domains = <&cluster_1_pd>; domain-idle-states = <&gold_cpu_sleep_0>, <&gold_rail_cpu_sleep_0>; }; cpu_pd6: power-domain-cpu6 { #power-domain-cells = <0>; power-domains = <&cluster_1_pd>; domain-idle-states = <&gold_cpu_sleep_0>, <&gold_rail_cpu_sleep_0>; }; cpu_pd7: power-domain-cpu7 { #power-domain-cells = <0>; power-domains = <&cluster_1_pd>; domain-idle-states = <&gold_cpu_sleep_0>, <&gold_rail_cpu_sleep_0>; }; cluster_0_pd: power-domain-cluster0 { #power-domain-cells = <0>; power-domains = <&cluster_2_pd>; domain-idle-states = <&cluster_sleep_gold>; }; cluster_1_pd: power-domain-cluster1 { #power-domain-cells = <0>; power-domains = <&cluster_2_pd>; domain-idle-states = <&cluster_sleep_gold>; }; cluster_2_pd: power-domain-cluster2 { #power-domain-cells = <0>; domain-idle-states = <&cluster_sleep_apss_rsc_pc>; }; }; reserved-memory { #address-cells = <2>; #size-cells = <2>; ranges; sail_ss_mem: sail-ss@80000000 { reg = <0x0 0x80000000 0x0 0x10000000>; no-map; }; hyp_mem: hyp@90000000 { reg = <0x0 0x90000000 0x0 0x600000>; no-map; }; xbl_boot_mem: xbl-boot@90600000 { reg = <0x0 0x90600000 0x0 0x200000>; no-map; }; aop_image_mem: aop-image@90800000 { reg = <0x0 0x90800000 0x0 0x60000>; no-map; }; aop_cmd_db_mem: aop-cmd-db@90860000 { compatible = "qcom,cmd-db"; reg = <0x0 0x90860000 0x0 0x20000>; no-map; }; uefi_log: uefi-log@908b0000 { reg = <0x0 0x908b0000 0x0 0x10000>; no-map; }; ddr_training_checksum: ddr-training-checksum@908c0000 { reg = <0x0 0x908c0000 0x0 0x1000>; no-map; }; reserved_mem: reserved@908f0000 { reg = <0x0 0x908f0000 0x0 0xe000>; no-map; }; secdata_apss_mem: secdata-apss@908fe000 { reg = <0x0 0x908fe000 0x0 0x2000>; no-map; }; smem_mem: smem@90900000 { compatible = "qcom,smem"; reg = <0x0 0x90900000 0x0 0x200000>; no-map; hwlocks = <&tcsr_mutex 3>; }; tz_sail_mailbox_mem: tz-sail-mailbox@90c00000 { reg = <0x0 0x90c00000 0x0 0x100000>; no-map; }; sail_mailbox_mem: sail-ss@90d00000 { reg = <0x0 0x90d00000 0x0 0x100000>; no-map; }; sail_ota_mem: sail-ss@90e00000 { reg = <0x0 0x90e00000 0x0 0x300000>; no-map; }; aoss_backup_mem: aoss-backup@91b00000 { reg = <0x0 0x91b00000 0x0 0x40000>; no-map; }; cpucp_backup_mem: cpucp-backup@91b40000 { reg = <0x0 0x91b40000 0x0 0x40000>; no-map; }; tz_config_backup_mem: tz-config-backup@91b80000 { reg = <0x0 0x91b80000 0x0 0x10000>; no-map; }; ddr_training_data_mem: ddr-training-data@91b90000 { reg = <0x0 0x91b90000 0x0 0x10000>; no-map; }; cdt_data_backup_mem: cdt-data-backup@91ba0000 { reg = <0x0 0x91ba0000 0x0 0x1000>; no-map; }; tz_ffi_mem: tz-ffi@91c00000 { compatible = "shared-dma-pool"; reg = <0x0 0x91c00000 0x0 0x1400000>; no-map; }; lpass_machine_learning_mem: lpass-machine-learning@93b00000 { reg = <0x0 0x93b00000 0x0 0xf00000>; no-map; }; adsp_rpc_remote_heap_mem: adsp-rpc-remote-heap@94a00000 { reg = <0x0 0x94a00000 0x0 0x800000>; no-map; }; pil_camera_mem: pil-camera@95200000 { reg = <0x0 0x95200000 0x0 0x500000>; no-map; }; pil_adsp_mem: pil-adsp@95c00000 { reg = <0x0 0x95c00000 0x0 0x1e00000>; no-map; }; pil_gdsp0_mem: pil-gdsp0@97b00000 { reg = <0x0 0x97b00000 0x0 0x1e00000>; no-map; }; pil_gdsp1_mem: pil-gdsp1@99900000 { reg = <0x0 0x99900000 0x0 0x1e00000>; no-map; }; pil_cdsp0_mem: pil-cdsp0@9b800000 { reg = <0x0 0x9b800000 0x0 0x1e00000>; no-map; }; pil_gpu_mem: pil-gpu@9d600000 { reg = <0x0 0x9d600000 0x0 0x2000>; no-map; }; pil_cdsp1_mem: pil-cdsp1@9d700000 { reg = <0x0 0x9d700000 0x0 0x1e00000>; no-map; }; pil_cvp_mem: pil-cvp@9f500000 { reg = <0x0 0x9f500000 0x0 0x700000>; no-map; }; pil_video_mem: pil-video@9fc00000 { reg = <0x0 0x9fc00000 0x0 0x700000>; no-map; }; audio_mdf_mem: audio-mdf-region@ae000000 { reg = <0x0 0xae000000 0x0 0x1000000>; no-map; }; firmware_mem: firmware-region@b0000000 { reg = <0x0 0xb0000000 0x0 0x800000>; no-map; }; hyptz_reserved_mem: hyptz-reserved@beb00000 { reg = <0x0 0xbeb00000 0x0 0x11500000>; no-map; }; scmi_mem: scmi-region@d0000000 { reg = <0x0 0xd0000000 0x0 0x40000>; no-map; }; firmware_logs_mem: firmware-logs@d0040000 { reg = <0x0 0xd0040000 0x0 0x10000>; no-map; }; firmware_audio_mem: firmware-audio@d0050000 { reg = <0x0 0xd0050000 0x0 0x4000>; no-map; }; firmware_reserved_mem: firmware-reserved@d0054000 { reg = <0x0 0xd0054000 0x0 0x9c000>; no-map; }; firmware_quantum_test_mem: firmware-quantum-test@d00f0000 { reg = <0x0 0xd00f0000 0x0 0x10000>; no-map; }; tags_mem: tags@d0100000 { reg = <0x0 0xd0100000 0x0 0x1200000>; no-map; }; qtee_mem: qtee@d1300000 { reg = <0x0 0xd1300000 0x0 0x500000>; no-map; }; deepsleep_backup_mem: deepsleep-backup@d1800000 { reg = <0x0 0xd1800000 0x0 0x100000>; no-map; }; trusted_apps_mem: trusted-apps@d1900000 { reg = <0x0 0xd1900000 0x0 0x3800000>; no-map; }; tz_stat_mem: tz-stat@db100000 { reg = <0x0 0xdb100000 0x0 0x100000>; no-map; }; cpucp_fw_mem: cpucp-fw@db200000 { reg = <0x0 0xdb200000 0x0 0x100000>; no-map; }; }; smp2p-adsp { compatible = "qcom,smp2p"; qcom,smem = <443>, <429>; interrupts-extended = <&ipcc IPCC_CLIENT_LPASS IPCC_MPROC_SIGNAL_SMP2P IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_LPASS IPCC_MPROC_SIGNAL_SMP2P>; qcom,local-pid = <0>; qcom,remote-pid = <2>; smp2p_adsp_out: master-kernel { qcom,entry-name = "master-kernel"; #qcom,smem-state-cells = <1>; }; smp2p_adsp_in: slave-kernel { qcom,entry-name = "slave-kernel"; interrupt-controller; #interrupt-cells = <2>; }; }; smp2p-cdsp0 { compatible = "qcom,smp2p"; qcom,smem = <94>, <432>; interrupts-extended = <&ipcc IPCC_CLIENT_CDSP IPCC_MPROC_SIGNAL_SMP2P IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_CDSP IPCC_MPROC_SIGNAL_SMP2P>; qcom,local-pid = <0>; qcom,remote-pid = <5>; smp2p_cdsp0_out: master-kernel { qcom,entry-name = "master-kernel"; #qcom,smem-state-cells = <1>; }; smp2p_cdsp0_in: slave-kernel { qcom,entry-name = "slave-kernel"; interrupt-controller; #interrupt-cells = <2>; }; }; smp2p-cdsp1 { compatible = "qcom,smp2p"; qcom,smem = <617>, <616>; interrupts-extended = <&ipcc IPCC_CLIENT_NSP1 IPCC_MPROC_SIGNAL_SMP2P IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_NSP1 IPCC_MPROC_SIGNAL_SMP2P>; qcom,local-pid = <0>; qcom,remote-pid = <12>; smp2p_cdsp1_out: master-kernel { qcom,entry-name = "master-kernel"; #qcom,smem-state-cells = <1>; }; smp2p_cdsp1_in: slave-kernel { qcom,entry-name = "slave-kernel"; interrupt-controller; #interrupt-cells = <2>; }; }; smp2p-gpdsp0 { compatible = "qcom,smp2p"; qcom,smem = <617>, <616>; interrupts-extended = <&ipcc IPCC_CLIENT_GPDSP0 IPCC_MPROC_SIGNAL_SMP2P IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_GPDSP0 IPCC_MPROC_SIGNAL_SMP2P>; qcom,local-pid = <0>; qcom,remote-pid = <17>; smp2p_gpdsp0_out: master-kernel { qcom,entry-name = "master-kernel"; #qcom,smem-state-cells = <1>; }; smp2p_gpdsp0_in: slave-kernel { qcom,entry-name = "slave-kernel"; interrupt-controller; #interrupt-cells = <2>; }; }; smp2p-gpdsp1 { compatible = "qcom,smp2p"; qcom,smem = <617>, <616>; interrupts-extended = <&ipcc IPCC_CLIENT_GPDSP1 IPCC_MPROC_SIGNAL_SMP2P IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_GPDSP1 IPCC_MPROC_SIGNAL_SMP2P>; qcom,local-pid = <0>; qcom,remote-pid = <18>; smp2p_gpdsp1_out: master-kernel { qcom,entry-name = "master-kernel"; #qcom,smem-state-cells = <1>; }; smp2p_gpdsp1_in: slave-kernel { qcom,entry-name = "slave-kernel"; interrupt-controller; #interrupt-cells = <2>; }; }; soc: soc@0 { compatible = "simple-bus"; #address-cells = <2>; #size-cells = <2>; ranges = <0 0 0 0 0x10 0>; gcc: clock-controller@100000 { compatible = "qcom,sa8775p-gcc"; reg = <0x0 0x00100000 0x0 0xc7018>; #clock-cells = <1>; #reset-cells = <1>; #power-domain-cells = <1>; clocks = <&rpmhcc RPMH_CXO_CLK>, <&sleep_clk>, <0>, <0>, <0>, <&usb_0_qmpphy>, <&usb_1_qmpphy>, <0>, <0>, <0>, <&pcie0_phy>, <&pcie1_phy>, <0>, <0>, <0>; power-domains = <&rpmhpd SA8775P_CX>; }; ipcc: mailbox@408000 { compatible = "qcom,sa8775p-ipcc", "qcom,ipcc"; reg = <0x0 0x00408000 0x0 0x1000>; interrupts = ; interrupt-controller; #interrupt-cells = <3>; #mbox-cells = <2>; }; gpi_dma2: qcom,gpi-dma@800000 { compatible = "qcom,sm6350-gpi-dma"; reg = <0x0 0x00800000 0x0 0x60000>; #dma-cells = <3>; interrupts = , , , , , , , , , , , ; dma-channels = <12>; dma-channel-mask = <0xfff>; iommus = <&apps_smmu 0x5b6 0x0>; status = "disabled"; }; qupv3_id_2: geniqup@8c0000 { compatible = "qcom,geni-se-qup"; reg = <0x0 0x008c0000 0x0 0x6000>; ranges; clocks = <&gcc GCC_QUPV3_WRAP_2_M_AHB_CLK>, <&gcc GCC_QUPV3_WRAP_2_S_AHB_CLK>; clock-names = "m-ahb", "s-ahb"; iommus = <&apps_smmu 0x5a3 0x0>; #address-cells = <2>; #size-cells = <2>; status = "disabled"; i2c14: i2c@880000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x880000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S0_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 0 QCOM_GPI_I2C>, <&gpi_dma2 1 0 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi14: spi@880000 { compatible = "qcom,geni-spi"; reg = <0x0 0x880000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S0_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 0 QCOM_GPI_SPI>, <&gpi_dma2 1 0 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart14: serial@880000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00880000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S0_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c15: i2c@884000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x884000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S1_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 1 QCOM_GPI_I2C>, <&gpi_dma2 1 1 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi15: spi@884000 { compatible = "qcom,geni-spi"; reg = <0x0 0x884000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S1_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 1 QCOM_GPI_SPI>, <&gpi_dma2 1 1 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart15: serial@884000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00884000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S1_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c16: i2c@888000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x888000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S2_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 2 QCOM_GPI_I2C>, <&gpi_dma2 1 2 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi16: spi@888000 { compatible = "qcom,geni-spi"; reg = <0x0 0x00888000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S2_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 2 QCOM_GPI_SPI>, <&gpi_dma2 1 2 QCOM_GPI_SPI>; dma-names = "tx", "rx"; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; uart16: serial@888000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00888000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S2_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c17: i2c@88c000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x88c000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 3 QCOM_GPI_I2C>, <&gpi_dma2 1 3 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi17: spi@88c000 { compatible = "qcom,geni-spi"; reg = <0x0 0x88c000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 3 QCOM_GPI_SPI>, <&gpi_dma2 1 3 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart17: serial@88c000 { compatible = "qcom,geni-uart"; reg = <0x0 0x0088c000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c18: i2c@890000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x00890000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S4_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 4 QCOM_GPI_I2C>, <&gpi_dma2 1 4 QCOM_GPI_I2C>; dma-names = "tx", "rx"; #address-cells = <1>; #size-cells = <0>; status = "disabled"; }; spi18: spi@890000 { compatible = "qcom,geni-spi"; reg = <0x0 0x890000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S4_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 4 QCOM_GPI_SPI>, <&gpi_dma2 1 4 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart18: serial@890000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00890000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S4_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c19: i2c@894000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x894000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S5_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 5 QCOM_GPI_I2C>, <&gpi_dma2 1 5 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi19: spi@894000 { compatible = "qcom,geni-spi"; reg = <0x0 0x894000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S5_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 5 QCOM_GPI_SPI>, <&gpi_dma2 1 5 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart19: serial@894000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00894000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S5_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c20: i2c@898000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x898000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S6_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 6 QCOM_GPI_I2C>, <&gpi_dma2 1 6 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi20: spi@898000 { compatible = "qcom,geni-spi"; reg = <0x0 0x898000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S6_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma2 0 6 QCOM_GPI_SPI>, <&gpi_dma2 1 6 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart20: serial@898000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00898000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP2_S6_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; }; gpi_dma0: qcom,gpi-dma@900000 { compatible = "qcom,sm6350-gpi-dma"; reg = <0x0 0x00900000 0x0 0x60000>; #dma-cells = <3>; interrupts = , , , , , , , , , , , ; dma-channels = <12>; dma-channel-mask = <0xfff>; iommus = <&apps_smmu 0x416 0x0>; status = "disabled"; }; qupv3_id_0: geniqup@9c0000 { compatible = "qcom,geni-se-qup"; reg = <0x0 0x9c0000 0x0 0x6000>; #address-cells = <2>; #size-cells = <2>; ranges; clock-names = "m-ahb", "s-ahb"; clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>, <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>; iommus = <&apps_smmu 0x403 0x0>; status = "disabled"; i2c0: i2c@980000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x980000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 0 QCOM_GPI_I2C>, <&gpi_dma0 1 0 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi0: spi@980000 { compatible = "qcom,geni-spi"; reg = <0x0 0x980000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 0 QCOM_GPI_SPI>, <&gpi_dma0 1 0 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart0: serial@980000 { compatible = "qcom,geni-uart"; reg = <0x0 0x980000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c1: i2c@984000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x984000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 1 QCOM_GPI_I2C>, <&gpi_dma0 1 1 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi1: spi@984000 { compatible = "qcom,geni-spi"; reg = <0x0 0x984000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 1 QCOM_GPI_SPI>, <&gpi_dma0 1 1 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart1: serial@984000 { compatible = "qcom,geni-uart"; reg = <0x0 0x984000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c2: i2c@988000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x988000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 2 QCOM_GPI_I2C>, <&gpi_dma0 1 2 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi2: spi@988000 { compatible = "qcom,geni-spi"; reg = <0x0 0x988000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 2 QCOM_GPI_SPI>, <&gpi_dma0 1 2 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart2: serial@988000 { compatible = "qcom,geni-uart"; reg = <0x0 0x988000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c3: i2c@98c000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x98c000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 3 QCOM_GPI_I2C>, <&gpi_dma0 1 3 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi3: spi@98c000 { compatible = "qcom,geni-spi"; reg = <0x0 0x98c000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 3 QCOM_GPI_SPI>, <&gpi_dma0 1 3 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart3: serial@98c000 { compatible = "qcom,geni-uart"; reg = <0x0 0x98c000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c4: i2c@990000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x990000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 4 QCOM_GPI_I2C>, <&gpi_dma0 1 4 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi4: spi@990000 { compatible = "qcom,geni-spi"; reg = <0x0 0x990000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 4 QCOM_GPI_SPI>, <&gpi_dma0 1 4 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart4: serial@990000 { compatible = "qcom,geni-uart"; reg = <0x0 0x990000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c5: i2c@994000 { compatible = "qcom,geni-i2c"; reg = <0x0 0x994000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 5 QCOM_GPI_I2C>, <&gpi_dma0 1 5 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi5: spi@994000 { compatible = "qcom,geni-spi"; reg = <0x0 0x994000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma0 0 5 QCOM_GPI_SPI>, <&gpi_dma0 1 5 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart5: serial@994000 { compatible = "qcom,geni-uart"; reg = <0x0 0x994000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; }; gpi_dma1: qcom,gpi-dma@a00000 { compatible = "qcom,sm6350-gpi-dma"; reg = <0x0 0x00a00000 0x0 0x60000>; #dma-cells = <3>; interrupts = , , , , , , , , , , , ; iommus = <&apps_smmu 0x456 0x0>; dma-channels = <12>; dma-channel-mask = <0xfff>; status = "disabled"; }; qupv3_id_1: geniqup@ac0000 { compatible = "qcom,geni-se-qup"; reg = <0x0 0x00ac0000 0x0 0x6000>; #address-cells = <2>; #size-cells = <2>; ranges; clock-names = "m-ahb", "s-ahb"; clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; iommus = <&apps_smmu 0x443 0x0>; status = "disabled"; i2c7: i2c@a80000 { compatible = "qcom,geni-i2c"; reg = <0x0 0xa80000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 0 QCOM_GPI_I2C>, <&gpi_dma1 1 0 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi7: spi@a80000 { compatible = "qcom,geni-spi"; reg = <0x0 0xa80000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 0 QCOM_GPI_SPI>, <&gpi_dma1 1 0 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart7: serial@a80000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00a80000 0x0 0x4000>; interrupts = ; clock-names = "se"; clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; interconnect-names = "qup-core", "qup-config"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>; power-domains = <&rpmhpd SA8775P_CX>; operating-points-v2 = <&qup_opp_table_100mhz>; status = "disabled"; }; i2c8: i2c@a84000 { compatible = "qcom,geni-i2c"; reg = <0x0 0xa84000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 1 QCOM_GPI_I2C>, <&gpi_dma1 1 1 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi8: spi@a84000 { compatible = "qcom,geni-spi"; reg = <0x0 0xa84000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 1 QCOM_GPI_SPI>, <&gpi_dma1 1 1 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart8: serial@a84000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00a84000 0x0 0x4000>; interrupts = ; clock-names = "se"; clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; interconnect-names = "qup-core", "qup-config"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>; power-domains = <&rpmhpd SA8775P_CX>; operating-points-v2 = <&qup_opp_table_100mhz>; status = "disabled"; }; i2c9: i2c@a88000 { compatible = "qcom,geni-i2c"; reg = <0x0 0xa88000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 2 QCOM_GPI_I2C>, <&gpi_dma1 1 2 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi9: spi@a88000 { compatible = "qcom,geni-spi"; reg = <0x0 0xa88000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 2 QCOM_GPI_SPI>, <&gpi_dma1 1 2 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart9: serial@a88000 { compatible = "qcom,geni-uart"; reg = <0x0 0xa88000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c10: i2c@a8c000 { compatible = "qcom,geni-i2c"; reg = <0x0 0xa8c000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 3 QCOM_GPI_I2C>, <&gpi_dma1 1 3 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi10: spi@a8c000 { compatible = "qcom,geni-spi"; reg = <0x0 0xa8c000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 3 QCOM_GPI_SPI>, <&gpi_dma1 1 3 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart10: serial@a8c000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00a8c000 0x0 0x4000>; interrupts = ; clock-names = "se"; clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; interconnect-names = "qup-core", "qup-config"; interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>, <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; power-domains = <&rpmhpd SA8775P_CX>; operating-points-v2 = <&qup_opp_table_100mhz>; status = "disabled"; }; i2c11: i2c@a90000 { compatible = "qcom,geni-i2c"; reg = <0x0 0xa90000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 4 QCOM_GPI_I2C>, <&gpi_dma1 1 4 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi11: spi@a90000 { compatible = "qcom,geni-spi"; reg = <0x0 0xa90000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 4 QCOM_GPI_SPI>, <&gpi_dma1 1 4 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart11: serial@a90000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00a90000 0x0 0x4000>; interrupts = ; clock-names = "se"; clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; interconnect-names = "qup-core", "qup-config"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>; power-domains = <&rpmhpd SA8775P_CX>; operating-points-v2 = <&qup_opp_table_100mhz>; status = "disabled"; }; i2c12: i2c@a94000 { compatible = "qcom,geni-i2c"; reg = <0x0 0xa94000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 5 QCOM_GPI_I2C>, <&gpi_dma1 1 5 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi12: spi@a94000 { compatible = "qcom,geni-spi"; reg = <0x0 0xa94000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 5 QCOM_GPI_SPI>, <&gpi_dma1 1 5 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart12: serial@a94000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00a94000 0x0 0x4000>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config"; power-domains = <&rpmhpd SA8775P_CX>; status = "disabled"; }; i2c13: i2c@a98000 { compatible = "qcom,geni-i2c"; reg = <0x0 0xa98000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>, <&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma1 0 6 QCOM_GPI_I2C>, <&gpi_dma1 1 6 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; }; gpi_dma3: qcom,gpi-dma@b00000 { compatible = "qcom,sm6350-gpi-dma"; reg = <0x0 0x00b00000 0x0 0x58000>; #dma-cells = <3>; interrupts = , , , ; iommus = <&apps_smmu 0x056 0x0>; dma-channels = <4>; dma-channel-mask = <0xf>; status = "disabled"; }; qupv3_id_3: geniqup@bc0000 { compatible = "qcom,geni-se-qup"; reg = <0x0 0xbc0000 0x0 0x6000>; #address-cells = <2>; #size-cells = <2>; ranges; clock-names = "m-ahb", "s-ahb"; clocks = <&gcc GCC_QUPV3_WRAP_3_M_AHB_CLK>, <&gcc GCC_QUPV3_WRAP_3_S_AHB_CLK>; iommus = <&apps_smmu 0x43 0x0>; status = "disabled"; i2c21: i2c@b80000 { compatible = "qcom,geni-i2c"; reg = <0x0 0xb80000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP3_S0_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_3 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_3 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_3 QCOM_ICC_TAG_ALWAYS>, <&aggre1_noc MASTER_QUP_3 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma3 0 0 QCOM_GPI_I2C>, <&gpi_dma3 1 0 QCOM_GPI_I2C>; dma-names = "tx", "rx"; status = "disabled"; }; spi21: spi@b80000 { compatible = "qcom,geni-spi"; reg = <0x0 0xb80000 0x0 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clocks = <&gcc GCC_QUPV3_WRAP3_S0_CLK>; clock-names = "se"; interconnects = <&clk_virt MASTER_QUP_CORE_3 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_3 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_3 QCOM_ICC_TAG_ALWAYS>, <&aggre1_noc MASTER_QUP_3 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>; interconnect-names = "qup-core", "qup-config", "qup-memory"; power-domains = <&rpmhpd SA8775P_CX>; dmas = <&gpi_dma3 0 0 QCOM_GPI_SPI>, <&gpi_dma3 1 0 QCOM_GPI_SPI>; dma-names = "tx", "rx"; status = "disabled"; }; uart21: serial@b80000 { compatible = "qcom,geni-uart"; reg = <0x0 0x00b80000 0x0 0x4000>; interrupts = ; clock-names = "se"; clocks = <&gcc GCC_QUPV3_WRAP3_S0_CLK>; interconnect-names = "qup-core", "qup-config"; interconnects = <&clk_virt MASTER_QUP_CORE_3 QCOM_ICC_TAG_ALWAYS &clk_virt SLAVE_QUP_CORE_3 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_QUP_3 QCOM_ICC_TAG_ALWAYS>; power-domains = <&rpmhpd SA8775P_CX>; operating-points-v2 = <&qup_opp_table_100mhz>; status = "disabled"; }; }; rng: rng@10d2000 { compatible = "qcom,sa8775p-trng", "qcom,trng"; reg = <0 0x010d2000 0 0x1000>; }; ufs_mem_hc: ufshc@1d84000 { compatible = "qcom,sa8775p-ufshc", "qcom,ufshc", "jedec,ufs-2.0"; reg = <0x0 0x01d84000 0x0 0x3000>; interrupts = ; phys = <&ufs_mem_phy>; phy-names = "ufsphy"; lanes-per-direction = <2>; #reset-cells = <1>; resets = <&gcc GCC_UFS_PHY_BCR>; reset-names = "rst"; power-domains = <&gcc UFS_PHY_GDSC>; required-opps = <&rpmhpd_opp_nom>; iommus = <&apps_smmu 0x100 0x0>; dma-coherent; clocks = <&gcc GCC_UFS_PHY_AXI_CLK>, <&gcc GCC_AGGRE_UFS_PHY_AXI_CLK>, <&gcc GCC_UFS_PHY_AHB_CLK>, <&gcc GCC_UFS_PHY_UNIPRO_CORE_CLK>, <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>, <&gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>, <&gcc GCC_UFS_PHY_RX_SYMBOL_1_CLK>; clock-names = "core_clk", "bus_aggr_clk", "iface_clk", "core_clk_unipro", "ref_clk", "tx_lane0_sync_clk", "rx_lane0_sync_clk", "rx_lane1_sync_clk"; freq-table-hz = <75000000 300000000>, <0 0>, <0 0>, <75000000 300000000>, <0 0>, <0 0>, <0 0>, <0 0>; qcom,ice = <&ice>; status = "disabled"; }; ufs_mem_phy: phy@1d87000 { compatible = "qcom,sa8775p-qmp-ufs-phy"; reg = <0x0 0x01d87000 0x0 0xe10>; /* * Yes, GCC_EDP_REF_CLKREF_EN is correct in qref. It * enables the CXO clock to eDP *and* UFS PHY. */ clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_UFS_PHY_PHY_AUX_CLK>, <&gcc GCC_EDP_REF_CLKREF_EN>; clock-names = "ref", "ref_aux", "qref"; power-domains = <&gcc UFS_PHY_GDSC>; resets = <&ufs_mem_hc 0>; reset-names = "ufsphy"; #phy-cells = <0>; status = "disabled"; }; ice: crypto@1d88000 { compatible = "qcom,sa8775p-inline-crypto-engine", "qcom,inline-crypto-engine"; reg = <0x0 0x01d88000 0x0 0x18000>; clocks = <&gcc GCC_UFS_PHY_ICE_CORE_CLK>; }; cryptobam: dma-controller@1dc4000 { compatible = "qcom,bam-v1.7.4", "qcom,bam-v1.7.0"; reg = <0x0 0x01dc4000 0x0 0x28000>; interrupts = ; #dma-cells = <1>; qcom,ee = <0>; qcom,controlled-remotely; iommus = <&apps_smmu 0x480 0x00>, <&apps_smmu 0x481 0x00>; }; crypto: crypto@1dfa000 { compatible = "qcom,sa8775p-qce", "qcom,qce"; reg = <0x0 0x01dfa000 0x0 0x6000>; dmas = <&cryptobam 4>, <&cryptobam 5>; dma-names = "rx", "tx"; iommus = <&apps_smmu 0x480 0x00>, <&apps_smmu 0x481 0x00>; interconnects = <&aggre2_noc MASTER_CRYPTO_CORE0 0 &mc_virt SLAVE_EBI1 0>; interconnect-names = "memory"; }; stm: stm@4002000 { compatible = "arm,coresight-stm", "arm,primecell"; reg = <0x0 0x4002000 0x0 0x1000>, <0x0 0x16280000 0x0 0x180000>; reg-names = "stm-base", "stm-stimulus-base"; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { stm_out: endpoint { remote-endpoint = <&funnel0_in7>; }; }; }; }; tpdm@4003000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x4003000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,cmb-element-bits = <32>; qcom,cmb-msrs-num = <32>; out-ports { port { qdss_tpdm0_out: endpoint { remote-endpoint = <&qdss_tpda_in0>; }; }; }; }; tpda@4004000 { compatible = "qcom,coresight-tpda", "arm,primecell"; reg = <0x0 0x4004000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { qdss_tpda_out: endpoint { remote-endpoint = <&funnel0_in6>; }; }; }; in-ports { #address-cells = <1>; #size-cells = <0>; port@0 { reg = <0>; qdss_tpda_in0: endpoint { remote-endpoint = <&qdss_tpdm0_out>; }; }; port@1 { reg = <1>; qdss_tpda_in1: endpoint { remote-endpoint = <&qdss_tpdm1_out>; }; }; }; }; tpdm@400f000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x400f000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,cmb-element-bits = <32>; qcom,cmb-msrs-num = <32>; out-ports { port { qdss_tpdm1_out: endpoint { remote-endpoint = <&qdss_tpda_in1>; }; }; }; }; funnel@4041000 { compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; reg = <0x0 0x4041000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { funnel0_out: endpoint { remote-endpoint = <&qdss_funnel_in0>; }; }; }; in-ports { #address-cells = <1>; #size-cells = <0>; port@6 { reg = <6>; funnel0_in6: endpoint { remote-endpoint = <&qdss_tpda_out>; }; }; port@7 { reg = <7>; funnel0_in7: endpoint { remote-endpoint = <&stm_out>; }; }; }; }; funnel@4042000 { compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; reg = <0x0 0x4042000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { funnel1_out: endpoint { remote-endpoint = <&qdss_funnel_in1>; }; }; }; in-ports { #address-cells = <1>; #size-cells = <0>; port@4 { reg = <4>; funnel1_in4: endpoint { remote-endpoint = <&apss_funnel1_out>; }; }; }; }; funnel@4045000 { compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; reg = <0x0 0x4045000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { qdss_funnel_out: endpoint { remote-endpoint = <&aoss_funnel_in7>; }; }; }; in-ports { #address-cells = <1>; #size-cells = <0>; port@0 { reg = <0>; qdss_funnel_in0: endpoint { remote-endpoint = <&funnel0_out>; }; }; port@1 { reg = <1>; qdss_funnel_in1: endpoint { remote-endpoint = <&funnel1_out>; }; }; }; }; funnel@4b04000 { compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; reg = <0x0 0x4b04000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { aoss_funnel_out: endpoint { remote-endpoint = <&etf0_in>; }; }; }; in-ports { #address-cells = <1>; #size-cells = <0>; port@6 { reg = <6>; aoss_funnel_in6: endpoint { remote-endpoint = <&aoss_tpda_out>; }; }; port@7 { reg = <7>; aoss_funnel_in7: endpoint { remote-endpoint = <&qdss_funnel_out>; }; }; }; }; tmc_etf: tmc@4b05000 { compatible = "arm,coresight-tmc", "arm,primecell"; reg = <0x0 0x4b05000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { etf0_out: endpoint { remote-endpoint = <&swao_rep_in>; }; }; }; in-ports { port { etf0_in: endpoint { remote-endpoint = <&aoss_funnel_out>; }; }; }; }; replicator@4b06000 { compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; reg = <0x0 0x4b06000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { #address-cells = <1>; #size-cells = <0>; port@1 { reg = <1>; swao_rep_out1: endpoint { remote-endpoint = <&eud_in>; }; }; }; in-ports { port { swao_rep_in: endpoint { remote-endpoint = <&etf0_out>; }; }; }; }; tpda@4b08000 { compatible = "qcom,coresight-tpda", "arm,primecell"; reg = <0x0 0x4b08000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { aoss_tpda_out: endpoint { remote-endpoint = <&aoss_funnel_in6>; }; }; }; in-ports { #address-cells = <1>; #size-cells = <0>; port@0 { reg = <0>; aoss_tpda_in0: endpoint { remote-endpoint = <&aoss_tpdm0_out>; }; }; port@1 { reg = <1>; aoss_tpda_in1: endpoint { remote-endpoint = <&aoss_tpdm1_out>; }; }; port@2 { reg = <2>; aoss_tpda_in2: endpoint { remote-endpoint = <&aoss_tpdm2_out>; }; }; port@3 { reg = <3>; aoss_tpda_in3: endpoint { remote-endpoint = <&aoss_tpdm3_out>; }; }; port@4 { reg = <4>; aoss_tpda_in4: endpoint { remote-endpoint = <&aoss_tpdm4_out>; }; }; }; }; tpdm@4b09000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x4b09000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,cmb-element-bits = <64>; qcom,cmb-msrs-num = <32>; out-ports { port { aoss_tpdm0_out: endpoint { remote-endpoint = <&aoss_tpda_in0>; }; }; }; }; tpdm@4b0a000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x4b0a000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,cmb-element-bits = <64>; qcom,cmb-msrs-num = <32>; out-ports { port { aoss_tpdm1_out: endpoint { remote-endpoint = <&aoss_tpda_in1>; }; }; }; }; tpdm@4b0b000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x4b0b000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,cmb-element-bits = <64>; qcom,cmb-msrs-num = <32>; out-ports { port { aoss_tpdm2_out: endpoint { remote-endpoint = <&aoss_tpda_in2>; }; }; }; }; tpdm@4b0c000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x4b0c000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,cmb-element-bits = <64>; qcom,cmb-msrs-num = <32>; out-ports { port { aoss_tpdm3_out: endpoint { remote-endpoint = <&aoss_tpda_in3>; }; }; }; }; tpdm@4b0d000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x4b0d000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,dsb-element-bits = <32>; qcom,dsb-msrs-num = <32>; out-ports { port { aoss_tpdm4_out: endpoint { remote-endpoint = <&aoss_tpda_in4>; }; }; }; }; aoss_cti: cti@4b13000 { compatible = "arm,coresight-cti", "arm,primecell"; reg = <0x0 0x4b13000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; }; etm@6040000 { compatible = "arm,primecell"; reg = <0x0 0x6040000 0x0 0x1000>; cpu = <&cpu0>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; arm,coresight-loses-context-with-cpu; qcom,skip-power-up; out-ports { port { etm0_out: endpoint { remote-endpoint = <&apss_funnel0_in0>; }; }; }; }; etm@6140000 { compatible = "arm,primecell"; reg = <0x0 0x6140000 0x0 0x1000>; cpu = <&cpu1>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; arm,coresight-loses-context-with-cpu; qcom,skip-power-up; out-ports { port { etm1_out: endpoint { remote-endpoint = <&apss_funnel0_in1>; }; }; }; }; etm@6240000 { compatible = "arm,primecell"; reg = <0x0 0x6240000 0x0 0x1000>; cpu = <&cpu2>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; arm,coresight-loses-context-with-cpu; qcom,skip-power-up; out-ports { port { etm2_out: endpoint { remote-endpoint = <&apss_funnel0_in2>; }; }; }; }; etm@6340000 { compatible = "arm,primecell"; reg = <0x0 0x6340000 0x0 0x1000>; cpu = <&cpu3>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; arm,coresight-loses-context-with-cpu; qcom,skip-power-up; out-ports { port { etm3_out: endpoint { remote-endpoint = <&apss_funnel0_in3>; }; }; }; }; etm@6440000 { compatible = "arm,primecell"; reg = <0x0 0x6440000 0x0 0x1000>; cpu = <&cpu4>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; arm,coresight-loses-context-with-cpu; qcom,skip-power-up; out-ports { port { etm4_out: endpoint { remote-endpoint = <&apss_funnel0_in4>; }; }; }; }; etm@6540000 { compatible = "arm,primecell"; reg = <0x0 0x6540000 0x0 0x1000>; cpu = <&cpu5>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; arm,coresight-loses-context-with-cpu; qcom,skip-power-up; out-ports { port { etm5_out: endpoint { remote-endpoint = <&apss_funnel0_in5>; }; }; }; }; etm@6640000 { compatible = "arm,primecell"; reg = <0x0 0x6640000 0x0 0x1000>; cpu = <&cpu6>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; arm,coresight-loses-context-with-cpu; qcom,skip-power-up; out-ports { port { etm6_out: endpoint { remote-endpoint = <&apss_funnel0_in6>; }; }; }; }; etm@6740000 { compatible = "arm,primecell"; reg = <0x0 0x6740000 0x0 0x1000>; cpu = <&cpu7>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; arm,coresight-loses-context-with-cpu; qcom,skip-power-up; out-ports { port { etm7_out: endpoint { remote-endpoint = <&apss_funnel0_in7>; }; }; }; }; funnel@6800000 { compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; reg = <0x0 0x6800000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { apss_funnel0_out: endpoint { remote-endpoint = <&apss_funnel1_in0>; }; }; }; in-ports { #address-cells = <1>; #size-cells = <0>; port@0 { reg = <0>; apss_funnel0_in0: endpoint { remote-endpoint = <&etm0_out>; }; }; port@1 { reg = <1>; apss_funnel0_in1: endpoint { remote-endpoint = <&etm1_out>; }; }; port@2 { reg = <2>; apss_funnel0_in2: endpoint { remote-endpoint = <&etm2_out>; }; }; port@3 { reg = <3>; apss_funnel0_in3: endpoint { remote-endpoint = <&etm3_out>; }; }; port@4 { reg = <4>; apss_funnel0_in4: endpoint { remote-endpoint = <&etm4_out>; }; }; port@5 { reg = <5>; apss_funnel0_in5: endpoint { remote-endpoint = <&etm5_out>; }; }; port@6 { reg = <6>; apss_funnel0_in6: endpoint { remote-endpoint = <&etm6_out>; }; }; port@7 { reg = <7>; apss_funnel0_in7: endpoint { remote-endpoint = <&etm7_out>; }; }; }; }; funnel@6810000 { compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; reg = <0x0 0x6810000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { apss_funnel1_out: endpoint { remote-endpoint = <&funnel1_in4>; }; }; }; in-ports { #address-cells = <1>; #size-cells = <0>; port@0 { reg = <0>; apss_funnel1_in0: endpoint { remote-endpoint = <&apss_funnel0_out>; }; }; port@3 { reg = <3>; apss_funnel1_in3: endpoint { remote-endpoint = <&apss_tpda_out>; }; }; }; }; tpdm@6860000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x6860000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,cmb-element-bits = <64>; qcom,cmb-msrs-num = <32>; out-ports { port { apss_tpdm3_out: endpoint { remote-endpoint = <&apss_tpda_in3>; }; }; }; }; tpdm@6861000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x6861000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,dsb-element-bits = <32>; qcom,dsb-msrs-num = <32>; out-ports { port { apss_tpdm4_out: endpoint { remote-endpoint = <&apss_tpda_in4>; }; }; }; }; tpda@6863000 { compatible = "qcom,coresight-tpda", "arm,primecell"; reg = <0x0 0x6863000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; out-ports { port { apss_tpda_out: endpoint { remote-endpoint = <&apss_funnel1_in3>; }; }; }; in-ports { #address-cells = <1>; #size-cells = <0>; port@0 { reg = <0>; apss_tpda_in0: endpoint { remote-endpoint = <&apss_tpdm0_out>; }; }; port@1 { reg = <1>; apss_tpda_in1: endpoint { remote-endpoint = <&apss_tpdm1_out>; }; }; port@2 { reg = <2>; apss_tpda_in2: endpoint { remote-endpoint = <&apss_tpdm2_out>; }; }; port@3 { reg = <3>; apss_tpda_in3: endpoint { remote-endpoint = <&apss_tpdm3_out>; }; }; port@4 { reg = <4>; apss_tpda_in4: endpoint { remote-endpoint = <&apss_tpdm4_out>; }; }; }; }; tpdm@68a0000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x68a0000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,cmb-element-bits = <32>; qcom,cmb-msrs-num = <32>; out-ports { port { apss_tpdm0_out: endpoint { remote-endpoint = <&apss_tpda_in0>; }; }; }; }; tpdm@68b0000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x68b0000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,cmb-element-bits = <32>; qcom,cmb-msrs-num = <32>; out-ports { port { apss_tpdm1_out: endpoint { remote-endpoint = <&apss_tpda_in1>; }; }; }; }; tpdm@68c0000 { compatible = "qcom,coresight-tpdm", "arm,primecell"; reg = <0x0 0x68c0000 0x0 0x1000>; clocks = <&aoss_qmp>; clock-names = "apb_pclk"; qcom,dsb-element-bits = <32>; qcom,dsb-msrs-num = <32>; out-ports { port { apss_tpdm2_out: endpoint { remote-endpoint = <&apss_tpda_in2>; }; }; }; }; usb_0_hsphy: phy@88e4000 { compatible = "qcom,sa8775p-usb-hs-phy", "qcom,usb-snps-hs-5nm-phy"; reg = <0 0x088e4000 0 0x120>; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "ref"; resets = <&gcc GCC_USB2_PHY_PRIM_BCR>; #phy-cells = <0>; status = "disabled"; }; usb_0_qmpphy: phy@88e8000 { compatible = "qcom,sa8775p-qmp-usb3-uni-phy"; reg = <0 0x088e8000 0 0x2000>; clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>, <&gcc GCC_USB_CLKREF_EN>, <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>, <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>; clock-names = "aux", "ref", "com_aux", "pipe"; resets = <&gcc GCC_USB3_PHY_PRIM_BCR>, <&gcc GCC_USB3PHY_PHY_PRIM_BCR>; reset-names = "phy", "phy_phy"; power-domains = <&gcc USB30_PRIM_GDSC>; #clock-cells = <0>; clock-output-names = "usb3_prim_phy_pipe_clk_src"; #phy-cells = <0>; status = "disabled"; }; usb_0: usb@a6f8800 { compatible = "qcom,sa8775p-dwc3", "qcom,dwc3"; reg = <0 0x0a6f8800 0 0x400>; #address-cells = <2>; #size-cells = <2>; ranges; clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, <&gcc GCC_USB30_PRIM_MASTER_CLK>, <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>, <&gcc GCC_USB30_PRIM_SLEEP_CLK>, <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>; clock-names = "cfg_noc", "core", "iface", "sleep", "mock_utmi"; assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, <&gcc GCC_USB30_PRIM_MASTER_CLK>; assigned-clock-rates = <19200000>, <200000000>; interrupts-extended = <&intc GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>, <&intc GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>, <&pdc 14 IRQ_TYPE_EDGE_BOTH>, <&pdc 15 IRQ_TYPE_EDGE_BOTH>, <&pdc 12 IRQ_TYPE_LEVEL_HIGH>; interrupt-names = "pwr_event", "hs_phy_irq", "dp_hs_phy_irq", "dm_hs_phy_irq", "ss_phy_irq"; power-domains = <&gcc USB30_PRIM_GDSC>; required-opps = <&rpmhpd_opp_nom>; resets = <&gcc GCC_USB30_PRIM_BCR>; interconnects = <&aggre1_noc MASTER_USB3_0 0 &mc_virt SLAVE_EBI1 0>, <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_USB3_0 0>; interconnect-names = "usb-ddr", "apps-usb"; wakeup-source; status = "disabled"; usb_0_dwc3: usb@a600000 { compatible = "snps,dwc3"; reg = <0 0x0a600000 0 0xe000>; interrupts = ; iommus = <&apps_smmu 0x080 0x0>; phys = <&usb_0_hsphy>, <&usb_0_qmpphy>; phy-names = "usb2-phy", "usb3-phy"; }; }; usb_1_hsphy: phy@88e6000 { compatible = "qcom,sa8775p-usb-hs-phy", "qcom,usb-snps-hs-5nm-phy"; reg = <0 0x088e6000 0 0x120>; clocks = <&gcc GCC_USB_CLKREF_EN>; clock-names = "ref"; resets = <&gcc GCC_USB2_PHY_SEC_BCR>; #phy-cells = <0>; status = "disabled"; }; usb_1_qmpphy: phy@88ea000 { compatible = "qcom,sa8775p-qmp-usb3-uni-phy"; reg = <0 0x088ea000 0 0x2000>; clocks = <&gcc GCC_USB3_SEC_PHY_AUX_CLK>, <&gcc GCC_USB_CLKREF_EN>, <&gcc GCC_USB3_SEC_PHY_COM_AUX_CLK>, <&gcc GCC_USB3_SEC_PHY_PIPE_CLK>; clock-names = "aux", "ref", "com_aux", "pipe"; resets = <&gcc GCC_USB3_PHY_SEC_BCR>, <&gcc GCC_USB3PHY_PHY_SEC_BCR>; reset-names = "phy", "phy_phy"; power-domains = <&gcc USB30_SEC_GDSC>; #clock-cells = <0>; clock-output-names = "usb3_sec_phy_pipe_clk_src"; #phy-cells = <0>; status = "disabled"; }; usb_1: usb@a8f8800 { compatible = "qcom,sa8775p-dwc3", "qcom,dwc3"; reg = <0 0x0a8f8800 0 0x400>; #address-cells = <2>; #size-cells = <2>; ranges; clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>, <&gcc GCC_USB30_SEC_MASTER_CLK>, <&gcc GCC_AGGRE_USB3_SEC_AXI_CLK>, <&gcc GCC_USB30_SEC_SLEEP_CLK>, <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>; clock-names = "cfg_noc", "core", "iface", "sleep", "mock_utmi"; assigned-clocks = <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>, <&gcc GCC_USB30_SEC_MASTER_CLK>; assigned-clock-rates = <19200000>, <200000000>; interrupts-extended = <&intc GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>, <&intc GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH>, <&pdc 8 IRQ_TYPE_EDGE_BOTH>, <&pdc 7 IRQ_TYPE_EDGE_BOTH>, <&pdc 13 IRQ_TYPE_LEVEL_HIGH>; interrupt-names = "pwr_event", "hs_phy_irq", "dp_hs_phy_irq", "dm_hs_phy_irq", "ss_phy_irq"; power-domains = <&gcc USB30_SEC_GDSC>; required-opps = <&rpmhpd_opp_nom>; resets = <&gcc GCC_USB30_SEC_BCR>; interconnects = <&aggre1_noc MASTER_USB3_1 0 &mc_virt SLAVE_EBI1 0>, <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_USB3_1 0>; interconnect-names = "usb-ddr", "apps-usb"; wakeup-source; status = "disabled"; usb_1_dwc3: usb@a800000 { compatible = "snps,dwc3"; reg = <0 0x0a800000 0 0xe000>; interrupts = ; iommus = <&apps_smmu 0x0a0 0x0>; phys = <&usb_1_hsphy>, <&usb_1_qmpphy>; phy-names = "usb2-phy", "usb3-phy"; }; }; usb_2_hsphy: phy@88e7000 { compatible = "qcom,sa8775p-usb-hs-phy", "qcom,usb-snps-hs-5nm-phy"; reg = <0 0x088e7000 0 0x120>; clocks = <&gcc GCC_USB_CLKREF_EN>; clock-names = "ref"; resets = <&gcc GCC_USB3_PHY_TERT_BCR>; #phy-cells = <0>; status = "disabled"; }; usb_2: usb@a4f8800 { compatible = "qcom,sa8775p-dwc3", "qcom,dwc3"; reg = <0 0x0a4f8800 0 0x400>; #address-cells = <2>; #size-cells = <2>; ranges; clocks = <&gcc GCC_CFG_NOC_USB2_PRIM_AXI_CLK>, <&gcc GCC_USB20_MASTER_CLK>, <&gcc GCC_AGGRE_USB2_PRIM_AXI_CLK>, <&gcc GCC_USB20_SLEEP_CLK>, <&gcc GCC_USB20_MOCK_UTMI_CLK>; clock-names = "cfg_noc", "core", "iface", "sleep", "mock_utmi"; assigned-clocks = <&gcc GCC_USB20_MOCK_UTMI_CLK>, <&gcc GCC_USB20_MASTER_CLK>; assigned-clock-rates = <19200000>, <200000000>; interrupts-extended = <&intc GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>, <&intc GIC_SPI 443 IRQ_TYPE_LEVEL_HIGH>, <&pdc 10 IRQ_TYPE_EDGE_BOTH>, <&pdc 9 IRQ_TYPE_EDGE_BOTH>; interrupt-names = "pwr_event", "hs_phy_irq", "dp_hs_phy_irq", "dm_hs_phy_irq"; power-domains = <&gcc USB20_PRIM_GDSC>; required-opps = <&rpmhpd_opp_nom>; resets = <&gcc GCC_USB20_PRIM_BCR>; interconnects = <&aggre1_noc MASTER_USB2 0 &mc_virt SLAVE_EBI1 0>, <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_USB2 0>; interconnect-names = "usb-ddr", "apps-usb"; wakeup-source; status = "disabled"; usb_2_dwc3: usb@a400000 { compatible = "snps,dwc3"; reg = <0 0x0a400000 0 0xe000>; interrupts = ; iommus = <&apps_smmu 0x020 0x0>; phys = <&usb_2_hsphy>; phy-names = "usb2-phy"; }; }; tcsr_mutex: hwlock@1f40000 { compatible = "qcom,tcsr-mutex"; reg = <0x0 0x01f40000 0x0 0x20000>; #hwlock-cells = <1>; }; tcsr: syscon@1fc0000 { compatible = "qcom,sa8775p-tcsr", "syscon"; reg = <0x0 0x1fc0000 0x0 0x30000>; }; gpucc: clock-controller@3d90000 { compatible = "qcom,sa8775p-gpucc"; reg = <0x0 0x03d90000 0x0 0xa000>; clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPU_GPLL0_CLK_SRC>, <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>; clock-names = "bi_tcxo", "gcc_gpu_gpll0_clk_src", "gcc_gpu_gpll0_div_clk_src"; #clock-cells = <1>; #reset-cells = <1>; #power-domain-cells = <1>; }; adreno_smmu: iommu@3da0000 { compatible = "qcom,sa8775p-smmu-500", "qcom,adreno-smmu", "qcom,smmu-500", "arm,mmu-500"; reg = <0x0 0x03da0000 0x0 0x20000>; #iommu-cells = <2>; #global-interrupts = <2>; dma-coherent; power-domains = <&gpucc GPU_CC_CX_GDSC>; clocks = <&gcc GCC_GPU_MEMNOC_GFX_CLK>, <&gcc GCC_GPU_SNOC_DVM_GFX_CLK>, <&gpucc GPU_CC_AHB_CLK>, <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>, <&gpucc GPU_CC_CX_GMU_CLK>, <&gpucc GPU_CC_HUB_CX_INT_CLK>, <&gpucc GPU_CC_HUB_AON_CLK>; clock-names = "gcc_gpu_memnoc_gfx_clk", "gcc_gpu_snoc_dvm_gfx_clk", "gpu_cc_ahb_clk", "gpu_cc_hlos1_vote_gpu_smmu_clk", "gpu_cc_cx_gmu_clk", "gpu_cc_hub_cx_int_clk", "gpu_cc_hub_aon_clk"; interrupts = , , , , , , , , , , , ; }; serdes0: phy@8901000 { compatible = "qcom,sa8775p-dwmac-sgmii-phy"; reg = <0x0 0x08901000 0x0 0xe10>; clocks = <&gcc GCC_SGMI_CLKREF_EN>; clock-names = "sgmi_ref"; #phy-cells = <0>; status = "disabled"; }; serdes1: phy@8902000 { compatible = "qcom,sa8775p-dwmac-sgmii-phy"; reg = <0x0 0x08902000 0x0 0xe10>; clocks = <&gcc GCC_SGMI_CLKREF_EN>; clock-names = "sgmi_ref"; #phy-cells = <0>; status = "disabled"; }; pmu@9091000 { compatible = "qcom,sa8775p-llcc-bwmon", "qcom,sc7280-llcc-bwmon"; reg = <0x0 0x9091000 0x0 0x1000>; interrupts = ; interconnects = <&mc_virt MASTER_LLCC QCOM_ICC_TAG_ACTIVE_ONLY &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ACTIVE_ONLY>; operating-points-v2 = <&llcc_bwmon_opp_table>; llcc_bwmon_opp_table: opp-table { compatible = "operating-points-v2"; opp-0 { opp-peak-kBps = <762000>; }; opp-1 { opp-peak-kBps = <1720000>; }; opp-2 { opp-peak-kBps = <2086000>; }; opp-3 { opp-peak-kBps = <2601000>; }; opp-4 { opp-peak-kBps = <2929000>; }; opp-5 { opp-peak-kBps = <5931000>; }; opp-6 { opp-peak-kBps = <6515000>; }; opp-7 { opp-peak-kBps = <7984000>; }; opp-8 { opp-peak-kBps = <10437000>; }; opp-9 { opp-peak-kBps = <12195000>; }; }; }; pmu@90b5400 { compatible = "qcom,sa8775p-cpu-bwmon", "qcom,sdm845-bwmon"; reg = <0x0 0x90b5400 0x0 0x600>; interrupts = ; interconnects = <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ACTIVE_ONLY &gem_noc SLAVE_LLCC QCOM_ICC_TAG_ACTIVE_ONLY>; operating-points-v2 = <&cpu_bwmon_opp_table>; cpu_bwmon_opp_table: opp-table { compatible = "operating-points-v2"; opp-0 { opp-peak-kBps = <9155000>; }; opp-1 { opp-peak-kBps = <12298000>; }; opp-2 { opp-peak-kBps = <14236000>; }; opp-3 { opp-peak-kBps = <16265000>; }; }; }; pmu@90b6400 { compatible = "qcom,sa8775p-cpu-bwmon", "qcom,sdm845-bwmon"; reg = <0x0 0x90b6400 0x0 0x600>; interrupts = ; interconnects = <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ACTIVE_ONLY &gem_noc SLAVE_LLCC QCOM_ICC_TAG_ACTIVE_ONLY>; operating-points-v2 = <&cpu_bwmon_opp_table>; }; llcc: system-cache-controller@9200000 { compatible = "qcom,sa8775p-llcc"; reg = <0x0 0x09200000 0x0 0x80000>, <0x0 0x09300000 0x0 0x80000>, <0x0 0x09400000 0x0 0x80000>, <0x0 0x09500000 0x0 0x80000>, <0x0 0x09600000 0x0 0x80000>, <0x0 0x09700000 0x0 0x80000>, <0x0 0x09a00000 0x0 0x80000>; reg-names = "llcc0_base", "llcc1_base", "llcc2_base", "llcc3_base", "llcc4_base", "llcc5_base", "llcc_broadcast_base"; interrupts = ; }; pdc: interrupt-controller@b220000 { compatible = "qcom,sa8775p-pdc", "qcom,pdc"; reg = <0x0 0x0b220000 0x0 0x30000>, <0x0 0x17c000f0 0x0 0x64>; qcom,pdc-ranges = <0 480 40>, <40 140 14>, <54 263 1>, <55 306 4>, <59 312 3>, <62 374 2>, <64 434 2>, <66 438 2>, <70 520 1>, <73 523 1>, <118 568 6>, <124 609 3>, <159 638 1>, <160 720 3>, <169 728 30>, <199 416 2>, <201 449 1>, <202 89 1>, <203 451 1>, <204 462 1>, <205 264 1>, <206 579 1>, <207 653 1>, <208 656 1>, <209 659 1>, <210 122 1>, <211 699 1>, <212 705 1>, <213 450 1>, <214 643 2>, <216 646 5>, <221 390 5>, <226 700 2>, <228 440 1>, <229 663 1>, <230 524 2>, <232 612 3>, <235 723 5>; #interrupt-cells = <2>; interrupt-parent = <&intc>; interrupt-controller; }; tsens2: thermal-sensor@c251000 { compatible = "qcom,sa8775p-tsens", "qcom,tsens-v2"; reg = <0x0 0x0c251000 0x0 0x1ff>, <0x0 0x0c224000 0x0 0x8>; interrupts = , ; #qcom,sensors = <13>; interrupt-names = "uplow", "critical"; #thermal-sensor-cells = <1>; }; tsens3: thermal-sensor@c252000 { compatible = "qcom,sa8775p-tsens", "qcom,tsens-v2"; reg = <0x0 0x0c252000 0x0 0x1ff>, <0x0 0x0c225000 0x0 0x8>; interrupts = , ; #qcom,sensors = <13>; interrupt-names = "uplow", "critical"; #thermal-sensor-cells = <1>; }; tsens0: thermal-sensor@c263000 { compatible = "qcom,sa8775p-tsens", "qcom,tsens-v2"; reg = <0x0 0x0c263000 0x0 0x1ff>, <0x0 0x0c222000 0x0 0x8>; interrupts = , ; #qcom,sensors = <12>; interrupt-names = "uplow", "critical"; #thermal-sensor-cells = <1>; }; tsens1: thermal-sensor@c265000 { compatible = "qcom,sa8775p-tsens", "qcom,tsens-v2"; reg = <0x0 0x0c265000 0x0 0x1ff>, <0x0 0x0c223000 0x0 0x8>; interrupts = , ; #qcom,sensors = <12>; interrupt-names = "uplow", "critical"; #thermal-sensor-cells = <1>; }; aoss_qmp: power-management@c300000 { compatible = "qcom,sa8775p-aoss-qmp", "qcom,aoss-qmp"; reg = <0x0 0x0c300000 0x0 0x400>; interrupts-extended = <&ipcc IPCC_CLIENT_AOP IPCC_MPROC_SIGNAL_GLINK_QMP IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_AOP IPCC_MPROC_SIGNAL_GLINK_QMP>; #clock-cells = <0>; }; sram@c3f0000 { compatible = "qcom,rpmh-stats"; reg = <0x0 0x0c3f0000 0x0 0x400>; }; spmi_bus: spmi@c440000 { compatible = "qcom,spmi-pmic-arb"; reg = <0x0 0x0c440000 0x0 0x1100>, <0x0 0x0c600000 0x0 0x2000000>, <0x0 0x0e600000 0x0 0x100000>, <0x0 0x0e700000 0x0 0xa0000>, <0x0 0x0c40a000 0x0 0x26000>; reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; qcom,channel = <0>; qcom,ee = <0>; interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; interrupt-names = "periph_irq"; interrupt-controller; #interrupt-cells = <4>; #address-cells = <2>; #size-cells = <0>; }; tlmm: pinctrl@f000000 { compatible = "qcom,sa8775p-tlmm"; reg = <0x0 0x0f000000 0x0 0x1000000>; interrupts = ; gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; gpio-ranges = <&tlmm 0 0 149>; wakeup-parent = <&pdc>; }; sram: sram@146d8000 { compatible = "qcom,sa8775p-imem", "syscon", "simple-mfd"; reg = <0x0 0x146d8000 0x0 0x1000>; ranges = <0x0 0x0 0x146d8000 0x1000>; #address-cells = <1>; #size-cells = <1>; pil-reloc@94c { compatible = "qcom,pil-reloc-info"; reg = <0x94c 0xc8>; }; }; apps_smmu: iommu@15000000 { compatible = "qcom,sa8775p-smmu-500", "qcom,smmu-500", "arm,mmu-500"; reg = <0x0 0x15000000 0x0 0x100000>; #iommu-cells = <2>; #global-interrupts = <2>; dma-coherent; interrupts = , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , ; }; pcie_smmu: iommu@15200000 { compatible = "qcom,sa8775p-smmu-500", "qcom,smmu-500", "arm,mmu-500"; reg = <0x0 0x15200000 0x0 0x80000>; #iommu-cells = <2>; #global-interrupts = <2>; dma-coherent; interrupts = , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , ; }; intc: interrupt-controller@17a00000 { compatible = "arm,gic-v3"; reg = <0x0 0x17a00000 0x0 0x10000>, /* GICD */ <0x0 0x17a60000 0x0 0x100000>; /* GICR * 8 */ interrupt-controller; #interrupt-cells = <3>; interrupts = ; #redistributor-regions = <1>; redistributor-stride = <0x0 0x20000>; }; watchdog@17c10000 { compatible = "qcom,apss-wdt-sa8775p", "qcom,kpss-wdt"; reg = <0x0 0x17c10000 0x0 0x1000>; clocks = <&sleep_clk>; interrupts = ; }; memtimer: timer@17c20000 { compatible = "arm,armv7-timer-mem"; reg = <0x0 0x17c20000 0x0 0x1000>; ranges = <0x0 0x0 0x0 0x20000000>; #address-cells = <1>; #size-cells = <1>; frame@17c21000 { reg = <0x17c21000 0x1000>, <0x17c22000 0x1000>; interrupts = , ; frame-number = <0>; }; frame@17c23000 { reg = <0x17c23000 0x1000>; interrupts = ; frame-number = <1>; status = "disabled"; }; frame@17c25000 { reg = <0x17c25000 0x1000>; interrupts = ; frame-number = <2>; status = "disabled"; }; frame@17c27000 { reg = <0x17c27000 0x1000>; interrupts = ; frame-number = <3>; status = "disabled"; }; frame@17c29000 { reg = <0x17c29000 0x1000>; interrupts = ; frame-number = <4>; status = "disabled"; }; frame@17c2b000 { reg = <0x17c2b000 0x1000>; interrupts = ; frame-number = <5>; status = "disabled"; }; frame@17c2d000 { reg = <0x17c2d000 0x1000>; interrupts = ; frame-number = <6>; status = "disabled"; }; }; apps_rsc: rsc@18200000 { compatible = "qcom,rpmh-rsc"; reg = <0x0 0x18200000 0x0 0x10000>, <0x0 0x18210000 0x0 0x10000>, <0x0 0x18220000 0x0 0x10000>; reg-names = "drv-0", "drv-1", "drv-2"; interrupts = , , ; qcom,tcs-offset = <0xd00>; qcom,drv-id = <2>; qcom,tcs-config = , , , ; label = "apps_rsc"; apps_bcm_voter: bcm-voter { compatible = "qcom,bcm-voter"; }; rpmhcc: clock-controller { compatible = "qcom,sa8775p-rpmh-clk"; #clock-cells = <1>; clock-names = "xo"; clocks = <&xo_board_clk>; }; rpmhpd: power-controller { compatible = "qcom,sa8775p-rpmhpd"; #power-domain-cells = <1>; operating-points-v2 = <&rpmhpd_opp_table>; rpmhpd_opp_table: opp-table { compatible = "operating-points-v2"; rpmhpd_opp_ret: opp-0 { opp-level = ; }; rpmhpd_opp_min_svs: opp-1 { opp-level = ; }; rpmhpd_opp_low_svs: opp2 { opp-level = ; }; rpmhpd_opp_svs: opp3 { opp-level = ; }; rpmhpd_opp_svs_l1: opp-4 { opp-level = ; }; rpmhpd_opp_nom: opp-5 { opp-level = ; }; rpmhpd_opp_nom_l1: opp-6 { opp-level = ; }; rpmhpd_opp_nom_l2: opp-7 { opp-level = ; }; rpmhpd_opp_turbo: opp-8 { opp-level = ; }; rpmhpd_opp_turbo_l1: opp-9 { opp-level = ; }; }; }; }; cpufreq_hw: cpufreq@18591000 { compatible = "qcom,sa8775p-cpufreq-epss", "qcom,cpufreq-epss"; reg = <0x0 0x18591000 0x0 0x1000>, <0x0 0x18593000 0x0 0x1000>; reg-names = "freq-domain0", "freq-domain1"; clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>; clock-names = "xo", "alternate"; #freq-domain-cells = <1>; }; remoteproc_gpdsp0: remoteproc@20c00000 { compatible = "qcom,sa8775p-gpdsp0-pas"; reg = <0x0 0x20c00000 0x0 0x10000>; interrupts-extended = <&intc GIC_SPI 768 IRQ_TYPE_EDGE_RISING>, <&smp2p_gpdsp0_in 0 0>, <&smp2p_gpdsp0_in 2 0>, <&smp2p_gpdsp0_in 1 0>, <&smp2p_gpdsp0_in 3 0>; interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack"; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo"; power-domains = <&rpmhpd RPMHPD_CX>, <&rpmhpd RPMHPD_MXC>; power-domain-names = "cx", "mxc"; interconnects = <&gpdsp_anoc MASTER_DSP0 0 &config_noc SLAVE_CLK_CTL 0>; memory-region = <&pil_gdsp0_mem>; qcom,qmp = <&aoss_qmp>; qcom,smem-states = <&smp2p_gpdsp0_out 0>; qcom,smem-state-names = "stop"; status = "disabled"; glink-edge { interrupts-extended = <&ipcc IPCC_CLIENT_GPDSP0 IPCC_MPROC_SIGNAL_GLINK_QMP IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_GPDSP0 IPCC_MPROC_SIGNAL_GLINK_QMP>; label = "gpdsp0"; qcom,remote-pid = <17>; }; }; remoteproc_gpdsp1: remoteproc@21c00000 { compatible = "qcom,sa8775p-gpdsp1-pas"; reg = <0x0 0x21c00000 0x0 0x10000>; interrupts-extended = <&intc GIC_SPI 624 IRQ_TYPE_EDGE_RISING>, <&smp2p_gpdsp1_in 0 0>, <&smp2p_gpdsp1_in 2 0>, <&smp2p_gpdsp1_in 1 0>, <&smp2p_gpdsp1_in 3 0>; interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack"; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo"; power-domains = <&rpmhpd RPMHPD_CX>, <&rpmhpd RPMHPD_MXC>; power-domain-names = "cx", "mxc"; interconnects = <&gpdsp_anoc MASTER_DSP1 0 &config_noc SLAVE_CLK_CTL 0>; memory-region = <&pil_gdsp1_mem>; qcom,qmp = <&aoss_qmp>; qcom,smem-states = <&smp2p_gpdsp1_out 0>; qcom,smem-state-names = "stop"; status = "disabled"; glink-edge { interrupts-extended = <&ipcc IPCC_CLIENT_GPDSP1 IPCC_MPROC_SIGNAL_GLINK_QMP IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_GPDSP1 IPCC_MPROC_SIGNAL_GLINK_QMP>; label = "gpdsp1"; qcom,remote-pid = <18>; }; }; ethernet1: ethernet@23000000 { compatible = "qcom,sa8775p-ethqos"; reg = <0x0 0x23000000 0x0 0x10000>, <0x0 0x23016000 0x0 0x100>; reg-names = "stmmaceth", "rgmii"; interrupts = , ; interrupt-names = "macirq", "sfty"; clocks = <&gcc GCC_EMAC1_AXI_CLK>, <&gcc GCC_EMAC1_SLV_AHB_CLK>, <&gcc GCC_EMAC1_PTP_CLK>, <&gcc GCC_EMAC1_PHY_AUX_CLK>; clock-names = "stmmaceth", "pclk", "ptp_ref", "phyaux"; interconnects = <&aggre1_noc MASTER_EMAC_1 QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_EMAC1_CFG QCOM_ICC_TAG_ALWAYS>; interconnect-names = "mac-mem", "cpu-mac"; power-domains = <&gcc EMAC1_GDSC>; phys = <&serdes1>; phy-names = "serdes"; iommus = <&apps_smmu 0x140 0xf>; dma-coherent; snps,tso; snps,pbl = <32>; rx-fifo-depth = <16384>; tx-fifo-depth = <16384>; status = "disabled"; }; ethernet0: ethernet@23040000 { compatible = "qcom,sa8775p-ethqos"; reg = <0x0 0x23040000 0x0 0x10000>, <0x0 0x23056000 0x0 0x100>; reg-names = "stmmaceth", "rgmii"; interrupts = , ; interrupt-names = "macirq", "sfty"; clocks = <&gcc GCC_EMAC0_AXI_CLK>, <&gcc GCC_EMAC0_SLV_AHB_CLK>, <&gcc GCC_EMAC0_PTP_CLK>, <&gcc GCC_EMAC0_PHY_AUX_CLK>; clock-names = "stmmaceth", "pclk", "ptp_ref", "phyaux"; interconnects = <&aggre1_noc MASTER_EMAC QCOM_ICC_TAG_ALWAYS &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>, <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS &config_noc SLAVE_EMAC_CFG QCOM_ICC_TAG_ALWAYS>; interconnect-names = "mac-mem", "cpu-mac"; power-domains = <&gcc EMAC0_GDSC>; phys = <&serdes0>; phy-names = "serdes"; iommus = <&apps_smmu 0x120 0xf>; dma-coherent; snps,tso; snps,pbl = <32>; rx-fifo-depth = <16384>; tx-fifo-depth = <16384>; status = "disabled"; }; remoteproc_cdsp0: remoteproc@26300000 { compatible = "qcom,sa8775p-cdsp0-pas"; reg = <0x0 0x26300000 0x0 0x10000>; interrupts-extended = <&intc GIC_SPI 578 IRQ_TYPE_EDGE_RISING>, <&smp2p_cdsp0_in 0 IRQ_TYPE_EDGE_RISING>, <&smp2p_cdsp0_in 2 IRQ_TYPE_EDGE_RISING>, <&smp2p_cdsp0_in 1 IRQ_TYPE_EDGE_RISING>, <&smp2p_cdsp0_in 3 IRQ_TYPE_EDGE_RISING>; interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack"; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo"; power-domains = <&rpmhpd RPMHPD_CX>, <&rpmhpd RPMHPD_MXC>, <&rpmhpd RPMHPD_NSP0>; power-domain-names = "cx", "mxc", "nsp"; interconnects = <&nspa_noc MASTER_CDSP_PROC 0 &mc_virt SLAVE_EBI1 0>; memory-region = <&pil_cdsp0_mem>; qcom,qmp = <&aoss_qmp>; qcom,smem-states = <&smp2p_cdsp0_out 0>; qcom,smem-state-names = "stop"; status = "disabled"; glink-edge { interrupts-extended = <&ipcc IPCC_CLIENT_CDSP IPCC_MPROC_SIGNAL_GLINK_QMP IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_CDSP IPCC_MPROC_SIGNAL_GLINK_QMP>; label = "cdsp"; qcom,remote-pid = <5>; fastrpc { compatible = "qcom,fastrpc"; qcom,glink-channels = "fastrpcglink-apps-dsp"; label = "cdsp"; #address-cells = <1>; #size-cells = <0>; compute-cb@1 { compatible = "qcom,fastrpc-compute-cb"; reg = <1>; iommus = <&apps_smmu 0x2141 0x04a0>, <&apps_smmu 0x2161 0x04a0>, <&apps_smmu 0x2181 0x0400>, <&apps_smmu 0x21c1 0x04a0>, <&apps_smmu 0x21e1 0x04a0>, <&apps_smmu 0x2541 0x04a0>, <&apps_smmu 0x2561 0x04a0>, <&apps_smmu 0x2581 0x0400>, <&apps_smmu 0x25c1 0x04a0>, <&apps_smmu 0x25e1 0x04a0>; dma-coherent; }; compute-cb@2 { compatible = "qcom,fastrpc-compute-cb"; reg = <2>; iommus = <&apps_smmu 0x2142 0x04a0>, <&apps_smmu 0x2162 0x04a0>, <&apps_smmu 0x2182 0x0400>, <&apps_smmu 0x21c2 0x04a0>, <&apps_smmu 0x21e2 0x04a0>, <&apps_smmu 0x2542 0x04a0>, <&apps_smmu 0x2562 0x04a0>, <&apps_smmu 0x2582 0x0400>, <&apps_smmu 0x25c2 0x04a0>, <&apps_smmu 0x25e2 0x04a0>; dma-coherent; }; compute-cb@3 { compatible = "qcom,fastrpc-compute-cb"; reg = <3>; iommus = <&apps_smmu 0x2143 0x04a0>, <&apps_smmu 0x2163 0x04a0>, <&apps_smmu 0x2183 0x0400>, <&apps_smmu 0x21c3 0x04a0>, <&apps_smmu 0x21e3 0x04a0>, <&apps_smmu 0x2543 0x04a0>, <&apps_smmu 0x2563 0x04a0>, <&apps_smmu 0x2583 0x0400>, <&apps_smmu 0x25c3 0x04a0>, <&apps_smmu 0x25e3 0x04a0>; dma-coherent; }; compute-cb@4 { compatible = "qcom,fastrpc-compute-cb"; reg = <4>; iommus = <&apps_smmu 0x2144 0x04a0>, <&apps_smmu 0x2164 0x04a0>, <&apps_smmu 0x2184 0x0400>, <&apps_smmu 0x21c4 0x04a0>, <&apps_smmu 0x21e4 0x04a0>, <&apps_smmu 0x2544 0x04a0>, <&apps_smmu 0x2564 0x04a0>, <&apps_smmu 0x2584 0x0400>, <&apps_smmu 0x25c4 0x04a0>, <&apps_smmu 0x25e4 0x04a0>; dma-coherent; }; compute-cb@5 { compatible = "qcom,fastrpc-compute-cb"; reg = <5>; iommus = <&apps_smmu 0x2145 0x04a0>, <&apps_smmu 0x2165 0x04a0>, <&apps_smmu 0x2185 0x0400>, <&apps_smmu 0x21c5 0x04a0>, <&apps_smmu 0x21e5 0x04a0>, <&apps_smmu 0x2545 0x04a0>, <&apps_smmu 0x2565 0x04a0>, <&apps_smmu 0x2585 0x0400>, <&apps_smmu 0x25c5 0x04a0>, <&apps_smmu 0x25e5 0x04a0>; dma-coherent; }; compute-cb@6 { compatible = "qcom,fastrpc-compute-cb"; reg = <6>; iommus = <&apps_smmu 0x2146 0x04a0>, <&apps_smmu 0x2166 0x04a0>, <&apps_smmu 0x2186 0x0400>, <&apps_smmu 0x21c6 0x04a0>, <&apps_smmu 0x21e6 0x04a0>, <&apps_smmu 0x2546 0x04a0>, <&apps_smmu 0x2566 0x04a0>, <&apps_smmu 0x2586 0x0400>, <&apps_smmu 0x25c6 0x04a0>, <&apps_smmu 0x25e6 0x04a0>; dma-coherent; }; compute-cb@7 { compatible = "qcom,fastrpc-compute-cb"; reg = <7>; iommus = <&apps_smmu 0x2147 0x04a0>, <&apps_smmu 0x2167 0x04a0>, <&apps_smmu 0x2187 0x0400>, <&apps_smmu 0x21c7 0x04a0>, <&apps_smmu 0x21e7 0x04a0>, <&apps_smmu 0x2547 0x04a0>, <&apps_smmu 0x2567 0x04a0>, <&apps_smmu 0x2587 0x0400>, <&apps_smmu 0x25c7 0x04a0>, <&apps_smmu 0x25e7 0x04a0>; dma-coherent; }; compute-cb@8 { compatible = "qcom,fastrpc-compute-cb"; reg = <8>; iommus = <&apps_smmu 0x2148 0x04a0>, <&apps_smmu 0x2168 0x04a0>, <&apps_smmu 0x2188 0x0400>, <&apps_smmu 0x21c8 0x04a0>, <&apps_smmu 0x21e8 0x04a0>, <&apps_smmu 0x2548 0x04a0>, <&apps_smmu 0x2568 0x04a0>, <&apps_smmu 0x2588 0x0400>, <&apps_smmu 0x25c8 0x04a0>, <&apps_smmu 0x25e8 0x04a0>; dma-coherent; }; compute-cb@9 { compatible = "qcom,fastrpc-compute-cb"; reg = <9>; iommus = <&apps_smmu 0x2149 0x04a0>, <&apps_smmu 0x2169 0x04a0>, <&apps_smmu 0x2189 0x0400>, <&apps_smmu 0x21c9 0x04a0>, <&apps_smmu 0x21e9 0x04a0>, <&apps_smmu 0x2549 0x04a0>, <&apps_smmu 0x2569 0x04a0>, <&apps_smmu 0x2589 0x0400>, <&apps_smmu 0x25c9 0x04a0>, <&apps_smmu 0x25e9 0x04a0>; dma-coherent; }; compute-cb@10 { compatible = "qcom,fastrpc-compute-cb"; reg = <10>; iommus = <&apps_smmu 0x214a 0x04a0>, <&apps_smmu 0x216a 0x04a0>, <&apps_smmu 0x218a 0x0400>, <&apps_smmu 0x21ca 0x04a0>, <&apps_smmu 0x21ea 0x04a0>, <&apps_smmu 0x254a 0x04a0>, <&apps_smmu 0x256a 0x04a0>, <&apps_smmu 0x258a 0x0400>, <&apps_smmu 0x25ca 0x04a0>, <&apps_smmu 0x25ea 0x04a0>; dma-coherent; }; compute-cb@11 { compatible = "qcom,fastrpc-compute-cb"; reg = <11>; iommus = <&apps_smmu 0x214b 0x04a0>, <&apps_smmu 0x216b 0x04a0>, <&apps_smmu 0x218b 0x0400>, <&apps_smmu 0x21cb 0x04a0>, <&apps_smmu 0x21eb 0x04a0>, <&apps_smmu 0x254b 0x04a0>, <&apps_smmu 0x256b 0x04a0>, <&apps_smmu 0x258b 0x0400>, <&apps_smmu 0x25cb 0x04a0>, <&apps_smmu 0x25eb 0x04a0>; dma-coherent; }; }; }; }; remoteproc_cdsp1: remoteproc@2a300000 { compatible = "qcom,sa8775p-cdsp1-pas"; reg = <0x0 0x2A300000 0x0 0x10000>; interrupts-extended = <&intc GIC_SPI 798 IRQ_TYPE_EDGE_RISING>, <&smp2p_cdsp1_in 0 IRQ_TYPE_EDGE_RISING>, <&smp2p_cdsp1_in 2 IRQ_TYPE_EDGE_RISING>, <&smp2p_cdsp1_in 1 IRQ_TYPE_EDGE_RISING>, <&smp2p_cdsp1_in 3 IRQ_TYPE_EDGE_RISING>; interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack"; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo"; power-domains = <&rpmhpd RPMHPD_CX>, <&rpmhpd RPMHPD_MXC>, <&rpmhpd RPMHPD_NSP1>; power-domain-names = "cx", "mxc", "nsp"; interconnects = <&nspb_noc MASTER_CDSP_PROC_B 0 &mc_virt SLAVE_EBI1 0>; memory-region = <&pil_cdsp1_mem>; qcom,qmp = <&aoss_qmp>; qcom,smem-states = <&smp2p_cdsp1_out 0>; qcom,smem-state-names = "stop"; status = "disabled"; glink-edge { interrupts-extended = <&ipcc IPCC_CLIENT_NSP1 IPCC_MPROC_SIGNAL_GLINK_QMP IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_NSP1 IPCC_MPROC_SIGNAL_GLINK_QMP>; label = "cdsp"; qcom,remote-pid = <12>; fastrpc { compatible = "qcom,fastrpc"; qcom,glink-channels = "fastrpcglink-apps-dsp"; label = "cdsp1"; #address-cells = <1>; #size-cells = <0>; compute-cb@1 { compatible = "qcom,fastrpc-compute-cb"; reg = <1>; iommus = <&apps_smmu 0x2941 0x04a0>, <&apps_smmu 0x2961 0x04a0>, <&apps_smmu 0x2981 0x0400>, <&apps_smmu 0x29c1 0x04a0>, <&apps_smmu 0x29e1 0x04a0>, <&apps_smmu 0x2d41 0x04a0>, <&apps_smmu 0x2d61 0x04a0>, <&apps_smmu 0x2d81 0x0400>, <&apps_smmu 0x2dc1 0x04a0>, <&apps_smmu 0x2de1 0x04a0>; dma-coherent; }; compute-cb@2 { compatible = "qcom,fastrpc-compute-cb"; reg = <2>; iommus = <&apps_smmu 0x2942 0x04a0>, <&apps_smmu 0x2962 0x04a0>, <&apps_smmu 0x2982 0x0400>, <&apps_smmu 0x29c2 0x04a0>, <&apps_smmu 0x29e2 0x04a0>, <&apps_smmu 0x2d42 0x04a0>, <&apps_smmu 0x2d62 0x04a0>, <&apps_smmu 0x2d82 0x0400>, <&apps_smmu 0x2dc2 0x04a0>, <&apps_smmu 0x2de2 0x04a0>; dma-coherent; }; compute-cb@3 { compatible = "qcom,fastrpc-compute-cb"; reg = <3>; iommus = <&apps_smmu 0x2943 0x04a0>, <&apps_smmu 0x2963 0x04a0>, <&apps_smmu 0x2983 0x0400>, <&apps_smmu 0x29c3 0x04a0>, <&apps_smmu 0x29e3 0x04a0>, <&apps_smmu 0x2d43 0x04a0>, <&apps_smmu 0x2d63 0x04a0>, <&apps_smmu 0x2d83 0x0400>, <&apps_smmu 0x2dc3 0x04a0>, <&apps_smmu 0x2de3 0x04a0>; dma-coherent; }; compute-cb@4 { compatible = "qcom,fastrpc-compute-cb"; reg = <4>; iommus = <&apps_smmu 0x2944 0x04a0>, <&apps_smmu 0x2964 0x04a0>, <&apps_smmu 0x2984 0x0400>, <&apps_smmu 0x29c4 0x04a0>, <&apps_smmu 0x29e4 0x04a0>, <&apps_smmu 0x2d44 0x04a0>, <&apps_smmu 0x2d64 0x04a0>, <&apps_smmu 0x2d84 0x0400>, <&apps_smmu 0x2dc4 0x04a0>, <&apps_smmu 0x2de4 0x04a0>; dma-coherent; }; compute-cb@5 { compatible = "qcom,fastrpc-compute-cb"; reg = <5>; iommus = <&apps_smmu 0x2945 0x04a0>, <&apps_smmu 0x2965 0x04a0>, <&apps_smmu 0x2985 0x0400>, <&apps_smmu 0x29c5 0x04a0>, <&apps_smmu 0x29e5 0x04a0>, <&apps_smmu 0x2d45 0x04a0>, <&apps_smmu 0x2d65 0x04a0>, <&apps_smmu 0x2d85 0x0400>, <&apps_smmu 0x2dc5 0x04a0>, <&apps_smmu 0x2de5 0x04a0>; dma-coherent; }; compute-cb@6 { compatible = "qcom,fastrpc-compute-cb"; reg = <6>; iommus = <&apps_smmu 0x2946 0x04a0>, <&apps_smmu 0x2966 0x04a0>, <&apps_smmu 0x2986 0x0400>, <&apps_smmu 0x29c6 0x04a0>, <&apps_smmu 0x29e6 0x04a0>, <&apps_smmu 0x2d46 0x04a0>, <&apps_smmu 0x2d66 0x04a0>, <&apps_smmu 0x2d86 0x0400>, <&apps_smmu 0x2dc6 0x04a0>, <&apps_smmu 0x2de6 0x04a0>; dma-coherent; }; compute-cb@7 { compatible = "qcom,fastrpc-compute-cb"; reg = <7>; iommus = <&apps_smmu 0x2947 0x04a0>, <&apps_smmu 0x2967 0x04a0>, <&apps_smmu 0x2987 0x0400>, <&apps_smmu 0x29c7 0x04a0>, <&apps_smmu 0x29e7 0x04a0>, <&apps_smmu 0x2d47 0x04a0>, <&apps_smmu 0x2d67 0x04a0>, <&apps_smmu 0x2d87 0x0400>, <&apps_smmu 0x2dc7 0x04a0>, <&apps_smmu 0x2de7 0x04a0>; dma-coherent; }; compute-cb@8 { compatible = "qcom,fastrpc-compute-cb"; reg = <8>; iommus = <&apps_smmu 0x2948 0x04a0>, <&apps_smmu 0x2968 0x04a0>, <&apps_smmu 0x2988 0x0400>, <&apps_smmu 0x29c8 0x04a0>, <&apps_smmu 0x29e8 0x04a0>, <&apps_smmu 0x2d48 0x04a0>, <&apps_smmu 0x2d68 0x04a0>, <&apps_smmu 0x2d88 0x0400>, <&apps_smmu 0x2dc8 0x04a0>, <&apps_smmu 0x2de8 0x04a0>; dma-coherent; }; compute-cb@9 { compatible = "qcom,fastrpc-compute-cb"; reg = <9>; iommus = <&apps_smmu 0x2949 0x04a0>, <&apps_smmu 0x2969 0x04a0>, <&apps_smmu 0x2989 0x0400>, <&apps_smmu 0x29c9 0x04a0>, <&apps_smmu 0x29e9 0x04a0>, <&apps_smmu 0x2d49 0x04a0>, <&apps_smmu 0x2d69 0x04a0>, <&apps_smmu 0x2d89 0x0400>, <&apps_smmu 0x2dc9 0x04a0>, <&apps_smmu 0x2de9 0x04a0>; dma-coherent; }; compute-cb@10 { compatible = "qcom,fastrpc-compute-cb"; reg = <10>; iommus = <&apps_smmu 0x294a 0x04a0>, <&apps_smmu 0x296a 0x04a0>, <&apps_smmu 0x298a 0x0400>, <&apps_smmu 0x29ca 0x04a0>, <&apps_smmu 0x29ea 0x04a0>, <&apps_smmu 0x2d4a 0x04a0>, <&apps_smmu 0x2d6a 0x04a0>, <&apps_smmu 0x2d8a 0x0400>, <&apps_smmu 0x2dca 0x04a0>, <&apps_smmu 0x2dea 0x04a0>; dma-coherent; }; compute-cb@11 { compatible = "qcom,fastrpc-compute-cb"; reg = <11>; iommus = <&apps_smmu 0x294b 0x04a0>, <&apps_smmu 0x296b 0x04a0>, <&apps_smmu 0x298b 0x0400>, <&apps_smmu 0x29cb 0x04a0>, <&apps_smmu 0x29eb 0x04a0>, <&apps_smmu 0x2d4b 0x04a0>, <&apps_smmu 0x2d6b 0x04a0>, <&apps_smmu 0x2d8b 0x0400>, <&apps_smmu 0x2dcb 0x04a0>, <&apps_smmu 0x2deb 0x04a0>; dma-coherent; }; compute-cb@12 { compatible = "qcom,fastrpc-compute-cb"; reg = <12>; iommus = <&apps_smmu 0x294c 0x04a0>, <&apps_smmu 0x296c 0x04a0>, <&apps_smmu 0x298c 0x0400>, <&apps_smmu 0x29cc 0x04a0>, <&apps_smmu 0x29ec 0x04a0>, <&apps_smmu 0x2d4c 0x04a0>, <&apps_smmu 0x2d6c 0x04a0>, <&apps_smmu 0x2d8c 0x0400>, <&apps_smmu 0x2dcc 0x04a0>, <&apps_smmu 0x2dec 0x04a0>; dma-coherent; }; compute-cb@13 { compatible = "qcom,fastrpc-compute-cb"; reg = <13>; iommus = <&apps_smmu 0x294d 0x04a0>, <&apps_smmu 0x296d 0x04a0>, <&apps_smmu 0x298d 0x0400>, <&apps_smmu 0x29Cd 0x04a0>, <&apps_smmu 0x29ed 0x04a0>, <&apps_smmu 0x2d4d 0x04a0>, <&apps_smmu 0x2d6d 0x04a0>, <&apps_smmu 0x2d8d 0x0400>, <&apps_smmu 0x2dcd 0x04a0>, <&apps_smmu 0x2ded 0x04a0>; dma-coherent; }; }; }; }; remoteproc_adsp: remoteproc@30000000 { compatible = "qcom,sa8775p-adsp-pas"; reg = <0x0 0x30000000 0x0 0x100>; interrupts-extended = <&pdc 6 IRQ_TYPE_EDGE_RISING>, <&smp2p_adsp_in 0 IRQ_TYPE_EDGE_RISING>, <&smp2p_adsp_in 2 IRQ_TYPE_EDGE_RISING>, <&smp2p_adsp_in 1 IRQ_TYPE_EDGE_RISING>, <&smp2p_adsp_in 3 IRQ_TYPE_EDGE_RISING>; interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack"; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo"; power-domains = <&rpmhpd RPMHPD_LCX>, <&rpmhpd RPMHPD_LMX>; power-domain-names = "lcx", "lmx"; interconnects = <&lpass_ag_noc MASTER_LPASS_PROC 0 &mc_virt SLAVE_EBI1 0>; memory-region = <&pil_adsp_mem>; qcom,qmp = <&aoss_qmp>; qcom,smem-states = <&smp2p_adsp_out 0>; qcom,smem-state-names = "stop"; status = "disabled"; remoteproc_adsp_glink: glink-edge { interrupts-extended = <&ipcc IPCC_CLIENT_LPASS IPCC_MPROC_SIGNAL_GLINK_QMP IRQ_TYPE_EDGE_RISING>; mboxes = <&ipcc IPCC_CLIENT_LPASS IPCC_MPROC_SIGNAL_GLINK_QMP>; label = "lpass"; qcom,remote-pid = <2>; fastrpc { compatible = "qcom,fastrpc"; qcom,glink-channels = "fastrpcglink-apps-dsp"; label = "adsp"; memory-region = <&adsp_rpc_remote_heap_mem>; qcom,vmids = ; #address-cells = <1>; #size-cells = <0>; compute-cb@3 { compatible = "qcom,fastrpc-compute-cb"; reg = <3>; iommus = <&apps_smmu 0x3003 0x0>; dma-coherent; }; compute-cb@4 { compatible = "qcom,fastrpc-compute-cb"; reg = <4>; iommus = <&apps_smmu 0x3004 0x0>; dma-coherent; }; compute-cb@5 { compatible = "qcom,fastrpc-compute-cb"; reg = <5>; iommus = <&apps_smmu 0x3005 0x0>; qcom,nsessions = <5>; dma-coherent; }; }; }; }; }; thermal-zones { aoss-0-thermal { thermal-sensors = <&tsens0 0>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-0-0-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens0 1>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-0-1-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens0 2>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-0-2-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens0 3>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-0-3-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens0 4>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; gpuss-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens0 5>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; gpuss-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens0 6>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; gpuss-2-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens0 7>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; audio-thermal { thermal-sensors = <&tsens0 8>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; camss-0-thermal { thermal-sensors = <&tsens0 9>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; pcie-0-thermal { thermal-sensors = <&tsens0 10>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpuss-0-0-thermal { thermal-sensors = <&tsens0 11>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; aoss-1-thermal { thermal-sensors = <&tsens1 0>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-0-0-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens1 1>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-0-1-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens1 2>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-0-2-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens1 3>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-0-3-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens1 4>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; gpuss-3-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens1 5>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; gpuss-4-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens1 6>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; gpuss-5-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens1 7>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; video-thermal { thermal-sensors = <&tsens1 8>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; camss-1-thermal { thermal-sensors = <&tsens1 9>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; pcie-1-thermal { thermal-sensors = <&tsens1 10>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpuss-0-1-thermal { thermal-sensors = <&tsens1 11>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; aoss-2-thermal { thermal-sensors = <&tsens2 0>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-1-0-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens2 1>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-1-1-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens2 2>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-1-2-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens2 3>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-1-3-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens2 4>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-0-0-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens2 5>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-0-1-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens2 6>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-0-2-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens2 7>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-1-0-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens2 8>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-1-1-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens2 9>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-1-2-0-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens2 10>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; ddrss-0-thermal { thermal-sensors = <&tsens2 11>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpuss-1-0-thermal { thermal-sensors = <&tsens2 12>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; aoss-3-thermal { thermal-sensors = <&tsens3 0>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-1-0-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens3 1>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-1-1-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens3 2>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-1-2-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens3 3>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpu-1-3-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens3 4>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-0-0-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens3 5>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-0-1-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens3 6>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-0-2-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens3 7>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-1-0-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens3 8>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-1-1-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens3 9>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; nsp-1-2-1-thermal { polling-delay-passive = <10>; thermal-sensors = <&tsens3 10>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; ddrss-1-thermal { thermal-sensors = <&tsens3 11>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; cpuss-1-1-thermal { thermal-sensors = <&tsens3 12>; trips { trip-point0 { temperature = <105000>; hysteresis = <5000>; type = "passive"; }; trip-point1 { temperature = <115000>; hysteresis = <5000>; type = "passive"; }; }; }; }; arch_timer: timer { compatible = "arm,armv8-timer"; interrupts = , , , ; }; pcie0: pcie@1c00000 { compatible = "qcom,pcie-sa8775p"; reg = <0x0 0x01c00000 0x0 0x3000>, <0x0 0x40000000 0x0 0xf20>, <0x0 0x40000f20 0x0 0xa8>, <0x0 0x40001000 0x0 0x4000>, <0x0 0x40100000 0x0 0x100000>, <0x0 0x01c03000 0x0 0x1000>; reg-names = "parf", "dbi", "elbi", "atu", "config", "mhi"; device_type = "pci"; #address-cells = <3>; #size-cells = <2>; ranges = <0x01000000 0x0 0x00000000 0x0 0x40200000 0x0 0x100000>, <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>; bus-range = <0x00 0xff>; dma-coherent; linux,pci-domain = <0>; num-lanes = <2>; interrupts = , , , , , , , ; interrupt-names = "msi0", "msi1", "msi2", "msi3", "msi4", "msi5", "msi6", "msi7"; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 0x7>; interrupt-map = <0 0 0 1 &intc GIC_SPI 434 IRQ_TYPE_LEVEL_HIGH>, <0 0 0 2 &intc GIC_SPI 435 IRQ_TYPE_LEVEL_HIGH>, <0 0 0 3 &intc GIC_SPI 438 IRQ_TYPE_LEVEL_HIGH>, <0 0 0 4 &intc GIC_SPI 439 IRQ_TYPE_LEVEL_HIGH>; clocks = <&gcc GCC_PCIE_0_AUX_CLK>, <&gcc GCC_PCIE_0_CFG_AHB_CLK>, <&gcc GCC_PCIE_0_MSTR_AXI_CLK>, <&gcc GCC_PCIE_0_SLV_AXI_CLK>, <&gcc GCC_PCIE_0_SLV_Q2A_AXI_CLK>; clock-names = "aux", "cfg", "bus_master", "bus_slave", "slave_q2a"; assigned-clocks = <&gcc GCC_PCIE_0_AUX_CLK>; assigned-clock-rates = <19200000>; interconnects = <&pcie_anoc MASTER_PCIE_0 0 &mc_virt SLAVE_EBI1 0>, <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_PCIE_0 0>; interconnect-names = "pcie-mem", "cpu-pcie"; iommu-map = <0x0 &pcie_smmu 0x0000 0x1>, <0x100 &pcie_smmu 0x0001 0x1>; resets = <&gcc GCC_PCIE_0_BCR>; reset-names = "pci"; power-domains = <&gcc PCIE_0_GDSC>; phys = <&pcie0_phy>; phy-names = "pciephy"; status = "disabled"; pcieport0: pcie@0 { device_type = "pci"; reg = <0x0 0x0 0x0 0x0 0x0>; bus-range = <0x01 0xff>; #address-cells = <3>; #size-cells = <2>; ranges; }; }; pcie0_ep: pcie-ep@1c00000 { compatible = "qcom,sa8775p-pcie-ep"; reg = <0x0 0x01c00000 0x0 0x3000>, <0x0 0x40000000 0x0 0xf20>, <0x0 0x40000f20 0x0 0xa8>, <0x0 0x40001000 0x0 0x4000>, <0x0 0x40200000 0x0 0x100000>, <0x0 0x01c03000 0x0 0x1000>, <0x0 0x40005000 0x0 0x2000>; reg-names = "parf", "dbi", "elbi", "atu", "addr_space", "mmio", "dma"; clocks = <&gcc GCC_PCIE_0_AUX_CLK>, <&gcc GCC_PCIE_0_CFG_AHB_CLK>, <&gcc GCC_PCIE_0_MSTR_AXI_CLK>, <&gcc GCC_PCIE_0_SLV_AXI_CLK>, <&gcc GCC_PCIE_0_SLV_Q2A_AXI_CLK>; clock-names = "aux", "cfg", "bus_master", "bus_slave", "slave_q2a"; interrupts = , , ; interrupt-names = "global", "doorbell", "dma"; interconnects = <&pcie_anoc MASTER_PCIE_0 0 &mc_virt SLAVE_EBI1 0>, <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_PCIE_0 0>; interconnect-names = "pcie-mem", "cpu-pcie"; dma-coherent; iommus = <&pcie_smmu 0x0000 0x7f>; resets = <&gcc GCC_PCIE_0_BCR>; reset-names = "core"; power-domains = <&gcc PCIE_0_GDSC>; phys = <&pcie0_phy>; phy-names = "pciephy"; max-link-speed = <3>; /* FIXME: Limiting the Gen speed due to stability issues */ num-lanes = <2>; linux,pci-domain = <0>; status = "disabled"; }; pcie0_phy: phy@1c04000 { compatible = "qcom,sa8775p-qmp-gen4x2-pcie-phy"; reg = <0x0 0x1c04000 0x0 0x2000>; clocks = <&gcc GCC_PCIE_0_AUX_CLK>, <&gcc GCC_PCIE_0_CFG_AHB_CLK>, <&gcc GCC_PCIE_CLKREF_EN>, <&gcc GCC_PCIE_0_PHY_RCHNG_CLK>, <&gcc GCC_PCIE_0_PIPE_CLK>, <&gcc GCC_PCIE_0_PIPEDIV2_CLK>, <&gcc GCC_PCIE_0_PHY_AUX_CLK>; clock-names = "aux", "cfg_ahb", "ref", "rchng", "pipe", "pipediv2", "phy_aux"; assigned-clocks = <&gcc GCC_PCIE_0_PHY_RCHNG_CLK>; assigned-clock-rates = <100000000>; resets = <&gcc GCC_PCIE_0_PHY_BCR>; reset-names = "phy"; #clock-cells = <0>; clock-output-names = "pcie_0_pipe_clk"; #phy-cells = <0>; status = "disabled"; }; pcie1: pcie@1c10000 { compatible = "qcom,pcie-sa8775p"; reg = <0x0 0x01c10000 0x0 0x3000>, <0x0 0x60000000 0x0 0xf20>, <0x0 0x60000f20 0x0 0xa8>, <0x0 0x60001000 0x0 0x4000>, <0x0 0x60100000 0x0 0x100000>, <0x0 0x01c13000 0x0 0x1000>; reg-names = "parf", "dbi", "elbi", "atu", "config", "mhi"; device_type = "pci"; #address-cells = <3>; #size-cells = <2>; ranges = <0x01000000 0x0 0x00000000 0x0 0x60200000 0x0 0x100000>, <0x02000000 0x0 0x60300000 0x0 0x60300000 0x0 0x1fd00000>; bus-range = <0x00 0xff>; dma-coherent; linux,pci-domain = <1>; num-lanes = <4>; interrupts = , , , , , , , ; interrupt-names = "msi0", "msi1", "msi2", "msi3", "msi4", "msi5", "msi6", "msi7"; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 0x7>; interrupt-map = <0 0 0 1 &intc GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, <0 0 0 2 &intc GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, <0 0 0 3 &intc GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>, <0 0 0 4 &intc GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; clocks = <&gcc GCC_PCIE_1_AUX_CLK>, <&gcc GCC_PCIE_1_CFG_AHB_CLK>, <&gcc GCC_PCIE_1_MSTR_AXI_CLK>, <&gcc GCC_PCIE_1_SLV_AXI_CLK>, <&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>; clock-names = "aux", "cfg", "bus_master", "bus_slave", "slave_q2a"; assigned-clocks = <&gcc GCC_PCIE_1_AUX_CLK>; assigned-clock-rates = <19200000>; interconnects = <&pcie_anoc MASTER_PCIE_1 0 &mc_virt SLAVE_EBI1 0>, <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_PCIE_1 0>; interconnect-names = "pcie-mem", "cpu-pcie"; iommu-map = <0x0 &pcie_smmu 0x0080 0x1>, <0x100 &pcie_smmu 0x0081 0x1>; resets = <&gcc GCC_PCIE_1_BCR>; reset-names = "pci"; power-domains = <&gcc PCIE_1_GDSC>; phys = <&pcie1_phy>; phy-names = "pciephy"; status = "disabled"; pcie@0 { device_type = "pci"; reg = <0x0 0x0 0x0 0x0 0x0>; bus-range = <0x01 0xff>; #address-cells = <3>; #size-cells = <2>; ranges; }; }; pcie1_ep: pcie-ep@1c10000 { compatible = "qcom,sa8775p-pcie-ep"; reg = <0x0 0x01c10000 0x0 0x3000>, <0x0 0x60000000 0x0 0xf20>, <0x0 0x60000f20 0x0 0xa8>, <0x0 0x60001000 0x0 0x4000>, <0x0 0x60200000 0x0 0x100000>, <0x0 0x01c13000 0x0 0x1000>, <0x0 0x60005000 0x0 0x2000>; reg-names = "parf", "dbi", "elbi", "atu", "addr_space", "mmio", "dma"; clocks = <&gcc GCC_PCIE_1_AUX_CLK>, <&gcc GCC_PCIE_1_CFG_AHB_CLK>, <&gcc GCC_PCIE_1_MSTR_AXI_CLK>, <&gcc GCC_PCIE_1_SLV_AXI_CLK>, <&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>; clock-names = "aux", "cfg", "bus_master", "bus_slave", "slave_q2a"; interrupts = , , ; interrupt-names = "global", "doorbell", "dma"; interconnects = <&pcie_anoc MASTER_PCIE_1 0 &mc_virt SLAVE_EBI1 0>, <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_PCIE_1 0>; interconnect-names = "pcie-mem", "cpu-pcie"; dma-coherent; iommus = <&pcie_smmu 0x80 0x7f>; resets = <&gcc GCC_PCIE_1_BCR>; reset-names = "core"; power-domains = <&gcc PCIE_1_GDSC>; phys = <&pcie1_phy>; phy-names = "pciephy"; max-link-speed = <3>; /* FIXME: Limiting the Gen speed due to stability issues */ num-lanes = <4>; linux,pci-domain = <1>; status = "disabled"; }; pcie1_phy: phy@1c14000 { compatible = "qcom,sa8775p-qmp-gen4x4-pcie-phy"; reg = <0x0 0x1c14000 0x0 0x4000>; clocks = <&gcc GCC_PCIE_1_AUX_CLK>, <&gcc GCC_PCIE_1_CFG_AHB_CLK>, <&gcc GCC_PCIE_CLKREF_EN>, <&gcc GCC_PCIE_1_PHY_RCHNG_CLK>, <&gcc GCC_PCIE_1_PIPE_CLK>, <&gcc GCC_PCIE_1_PIPEDIV2_CLK>, <&gcc GCC_PCIE_1_PHY_AUX_CLK>; clock-names = "aux", "cfg_ahb", "ref", "rchng", "pipe", "pipediv2", "phy_aux"; assigned-clocks = <&gcc GCC_PCIE_1_PHY_RCHNG_CLK>; assigned-clock-rates = <100000000>; resets = <&gcc GCC_PCIE_1_PHY_BCR>; reset-names = "phy"; #clock-cells = <0>; clock-output-names = "pcie_1_pipe_clk"; #phy-cells = <0>; status = "disabled"; }; };