2025-03-12 06:04:09 [INFO] transceiver.py:157 Init transceiver 'BTS@172.18.180.20:5700'
2025-03-12 06:04:09 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5702 <-> R:172.18.180.20:5802)
2025-03-12 06:04:09 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5701 <-> R:172.18.180.20:5801)
2025-03-12 06:04:09 [INFO] transceiver.py:157 Init transceiver 'MS@172.18.180.22:6700'
2025-03-12 06:04:09 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:6702 <-> R:172.18.180.22:6802)
2025-03-12 06:04:09 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:6701 <-> R:172.18.180.22:6801)
2025-03-12 06:04:09 [INFO] transceiver.py:157 Init transceiver 'TRX1@172.18.180.20:5700/1'
2025-03-12 06:04:09 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5704 <-> R:172.18.180.20:5804)
2025-03-12 06:04:09 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5703 <-> R:172.18.180.20:5803)
2025-03-12 06:04:09 [INFO] transceiver.py:157 Init transceiver 'TRX2@172.18.180.20:5700/2'
2025-03-12 06:04:09 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5706 <-> R:172.18.180.20:5806)
2025-03-12 06:04:09 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5705 <-> R:172.18.180.20:5805)
2025-03-12 06:04:09 [INFO] transceiver.py:157 Init transceiver 'TRX3@172.18.180.20:5700/3'
2025-03-12 06:04:09 [DEBUG] data_if.py:31 Init TRXD interface (L:0.0.0.0:5708 <-> R:172.18.180.20:5808)
2025-03-12 06:04:09 [DEBUG] ctrl_if.py:29 Init TRXC interface (L:0.0.0.0:5707 <-> R:172.18.180.20:5807)
2025-03-12 06:04:09 [INFO] fake_trx.py:425 Init complete
2025-03-12 06:04:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 0 -> 1
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 0 -> 1
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 0 -> 1
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 0 -> 1
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:04:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:04:13 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:13 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:04:14 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:14 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:04:14 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:04:14 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:14 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:15 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:15 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:04:15 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -1056us; resetting the clock
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:16 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:16 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:17 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:04:17 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:17 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:04:18 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:18 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:19 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:19 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:20 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:20 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:21 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:21 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:22 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:22 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:23 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:23 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:24 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:24 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:25 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:25 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:25 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:26 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:26 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:27 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:04:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:04:32 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:32 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:04:32 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:04:32 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:04:32 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:04:32 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:33 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:04:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:04:38 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:38 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:04:39 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:04:39 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:39 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:04:39 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:39 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:04:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:04:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:04:44 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:44 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:04:44 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:04:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:04:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:04:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:04:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:04:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:04:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:04:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:04:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:04:44 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:04:44 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:44 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:44 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:49 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:49 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:49 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:49 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:49 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:49 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:49 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:49 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:04:49 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:04:49 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:49 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:04:50 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:04:50 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:04:50 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:04:50 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:04:50 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:04:50 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:04:50 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:04:50 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:04:50 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:04:50 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:04:50 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:50 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:50 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:04:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:04:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:04:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:04:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:04:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:04:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:04:55 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:04:55 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:04:56 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:04:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:04:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:04:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:04:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:04:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:04:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:04:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:04:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:04:56 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:04:56 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:04:56 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:04:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:04:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:04:56 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:57 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:04:57 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:04:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:58 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:04:58 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:04:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:58 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:04:59 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:04:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:04:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:04:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:04:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:04:59 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:00 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=1017 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:05:00 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=1017 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:00 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:05:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:05:00 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:05:01 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:05:01 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:05:02 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:05:02 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:05:03 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:05:03 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:05:04 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:04 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:05 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:05:05 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:05:06 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:05:06 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:05:06 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:05:07 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:05:07 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:05:08 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:05:08 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:09 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:05:09 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:05:10 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:05:10 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:05:11 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:05:11 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:05:11 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -4579us; resetting the clock
2025-03-12 06:05:12 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:05:12 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:05:13 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:13 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:05:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:14 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:05:14 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:05:14 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:05:15 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:05:15 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:05:16 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:05:16 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:05:17 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:05:17 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:18 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:05:18 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:05:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:19 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:05:19 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:05:20 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:05:20 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:05:21 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:05:21 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:05:22 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:05:22 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:22 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:05:23 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:05:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:23 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:05:24 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:05:24 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:05:25 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:05:25 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:05:26 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:05:26 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:05:27 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:27 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:28 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:05:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:28 [DEBUG] clck_gen.py:117 IND CLOCK 7140
2025-03-12 06:05:29 [DEBUG] clck_gen.py:117 IND CLOCK 7242
2025-03-12 06:05:29 [DEBUG] clck_gen.py:117 IND CLOCK 7344
2025-03-12 06:05:30 [DEBUG] clck_gen.py:117 IND CLOCK 7446
2025-03-12 06:05:30 [DEBUG] clck_gen.py:117 IND CLOCK 7548
2025-03-12 06:05:30 [DEBUG] clck_gen.py:117 IND CLOCK 7650
2025-03-12 06:05:31 [DEBUG] clck_gen.py:117 IND CLOCK 7752
2025-03-12 06:05:31 [DEBUG] clck_gen.py:117 IND CLOCK 7854
2025-03-12 06:05:32 [DEBUG] clck_gen.py:117 IND CLOCK 7956
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:32 [DEBUG] clck_gen.py:117 IND CLOCK 8058
2025-03-12 06:05:33 [DEBUG] clck_gen.py:117 IND CLOCK 8160
2025-03-12 06:05:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:33 [DEBUG] clck_gen.py:117 IND CLOCK 8262
2025-03-12 06:05:34 [DEBUG] clck_gen.py:117 IND CLOCK 8364
2025-03-12 06:05:34 [DEBUG] clck_gen.py:117 IND CLOCK 8466
2025-03-12 06:05:35 [DEBUG] clck_gen.py:117 IND CLOCK 8568
2025-03-12 06:05:35 [DEBUG] clck_gen.py:117 IND CLOCK 8670
2025-03-12 06:05:36 [DEBUG] clck_gen.py:117 IND CLOCK 8772
2025-03-12 06:05:36 [DEBUG] clck_gen.py:117 IND CLOCK 8874
2025-03-12 06:05:37 [DEBUG] clck_gen.py:117 IND CLOCK 8976
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:37 [DEBUG] clck_gen.py:117 IND CLOCK 9078
2025-03-12 06:05:38 [DEBUG] clck_gen.py:117 IND CLOCK 9180
2025-03-12 06:05:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:38 [DEBUG] clck_gen.py:117 IND CLOCK 9282
2025-03-12 06:05:38 [DEBUG] clck_gen.py:117 IND CLOCK 9384
2025-03-12 06:05:39 [DEBUG] clck_gen.py:117 IND CLOCK 9486
2025-03-12 06:05:39 [DEBUG] clck_gen.py:117 IND CLOCK 9588
2025-03-12 06:05:40 [DEBUG] clck_gen.py:117 IND CLOCK 9690
2025-03-12 06:05:40 [DEBUG] clck_gen.py:117 IND CLOCK 9792
2025-03-12 06:05:41 [DEBUG] clck_gen.py:117 IND CLOCK 9894
2025-03-12 06:05:41 [DEBUG] clck_gen.py:117 IND CLOCK 9996
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:42 [DEBUG] clck_gen.py:117 IND CLOCK 10098
2025-03-12 06:05:42 [DEBUG] clck_gen.py:117 IND CLOCK 10200
2025-03-12 06:05:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:43 [DEBUG] clck_gen.py:117 IND CLOCK 10302
2025-03-12 06:05:43 [DEBUG] clck_gen.py:117 IND CLOCK 10404
2025-03-12 06:05:44 [DEBUG] clck_gen.py:117 IND CLOCK 10506
2025-03-12 06:05:44 [DEBUG] clck_gen.py:117 IND CLOCK 10608
2025-03-12 06:05:45 [DEBUG] clck_gen.py:117 IND CLOCK 10710
2025-03-12 06:05:45 [DEBUG] clck_gen.py:117 IND CLOCK 10812
2025-03-12 06:05:46 [DEBUG] clck_gen.py:117 IND CLOCK 10914
2025-03-12 06:05:46 [DEBUG] clck_gen.py:117 IND CLOCK 11016
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:46 [DEBUG] clck_gen.py:117 IND CLOCK 11118
2025-03-12 06:05:47 [DEBUG] clck_gen.py:117 IND CLOCK 11220
2025-03-12 06:05:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:47 [DEBUG] clck_gen.py:117 IND CLOCK 11322
2025-03-12 06:05:48 [DEBUG] clck_gen.py:117 IND CLOCK 11424
2025-03-12 06:05:48 [DEBUG] clck_gen.py:117 IND CLOCK 11526
2025-03-12 06:05:49 [DEBUG] clck_gen.py:117 IND CLOCK 11628
2025-03-12 06:05:49 [DEBUG] clck_gen.py:117 IND CLOCK 11730
2025-03-12 06:05:50 [DEBUG] clck_gen.py:117 IND CLOCK 11832
2025-03-12 06:05:50 [DEBUG] clck_gen.py:117 IND CLOCK 11934
2025-03-12 06:05:51 [DEBUG] clck_gen.py:117 IND CLOCK 12036
2025-03-12 06:05:51 [DEBUG] clck_gen.py:117 IND CLOCK 12138
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:52 [DEBUG] clck_gen.py:117 IND CLOCK 12240
2025-03-12 06:05:52 [DEBUG] clck_gen.py:117 IND CLOCK 12342
2025-03-12 06:05:53 [DEBUG] clck_gen.py:117 IND CLOCK 12444
2025-03-12 06:05:53 [DEBUG] clck_gen.py:117 IND CLOCK 12546
2025-03-12 06:05:54 [DEBUG] clck_gen.py:117 IND CLOCK 12648
2025-03-12 06:05:54 [DEBUG] clck_gen.py:117 IND CLOCK 12750
2025-03-12 06:05:54 [DEBUG] clck_gen.py:117 IND CLOCK 12852
2025-03-12 06:05:55 [DEBUG] clck_gen.py:117 IND CLOCK 12954
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:05:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:05:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:05:55 [DEBUG] clck_gen.py:117 IND CLOCK 13056
2025-03-12 06:05:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:05:56 [DEBUG] clck_gen.py:117 IND CLOCK 13158
2025-03-12 06:05:56 [DEBUG] clck_gen.py:117 IND CLOCK 13260
2025-03-12 06:05:57 [DEBUG] clck_gen.py:117 IND CLOCK 13362
2025-03-12 06:05:57 [DEBUG] clck_gen.py:117 IND CLOCK 13464
2025-03-12 06:05:58 [DEBUG] clck_gen.py:117 IND CLOCK 13566
2025-03-12 06:05:58 [DEBUG] clck_gen.py:117 IND CLOCK 13668
2025-03-12 06:05:59 [DEBUG] clck_gen.py:117 IND CLOCK 13770
2025-03-12 06:05:59 [DEBUG] clck_gen.py:117 IND CLOCK 13872
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:00 [DEBUG] clck_gen.py:117 IND CLOCK 13974
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:00 [DEBUG] clck_gen.py:117 IND CLOCK 14076
2025-03-12 06:06:01 [DEBUG] clck_gen.py:117 IND CLOCK 14178
2025-03-12 06:06:01 [DEBUG] clck_gen.py:117 IND CLOCK 14280
2025-03-12 06:06:02 [DEBUG] clck_gen.py:117 IND CLOCK 14382
2025-03-12 06:06:02 [DEBUG] clck_gen.py:117 IND CLOCK 14484
2025-03-12 06:06:02 [DEBUG] clck_gen.py:117 IND CLOCK 14586
2025-03-12 06:06:03 [DEBUG] clck_gen.py:117 IND CLOCK 14688
2025-03-12 06:06:03 [DEBUG] clck_gen.py:117 IND CLOCK 14790
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:04 [DEBUG] clck_gen.py:117 IND CLOCK 14892
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:04 [DEBUG] clck_gen.py:117 IND CLOCK 14994
2025-03-12 06:06:05 [DEBUG] clck_gen.py:117 IND CLOCK 15096
2025-03-12 06:06:05 [DEBUG] clck_gen.py:117 IND CLOCK 15198
2025-03-12 06:06:06 [DEBUG] clck_gen.py:117 IND CLOCK 15300
2025-03-12 06:06:06 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -280us; resetting the clock
2025-03-12 06:06:06 [DEBUG] clck_gen.py:117 IND CLOCK 15402
2025-03-12 06:06:07 [DEBUG] clck_gen.py:117 IND CLOCK 15504
2025-03-12 06:06:07 [DEBUG] clck_gen.py:117 IND CLOCK 15606
2025-03-12 06:06:08 [DEBUG] clck_gen.py:117 IND CLOCK 15708
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:08 [DEBUG] clck_gen.py:117 IND CLOCK 15810
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:09 [DEBUG] clck_gen.py:117 IND CLOCK 15912
2025-03-12 06:06:09 [DEBUG] clck_gen.py:117 IND CLOCK 16014
2025-03-12 06:06:10 [DEBUG] clck_gen.py:117 IND CLOCK 16116
2025-03-12 06:06:10 [DEBUG] clck_gen.py:117 IND CLOCK 16218
2025-03-12 06:06:10 [DEBUG] clck_gen.py:117 IND CLOCK 16320
2025-03-12 06:06:11 [DEBUG] clck_gen.py:117 IND CLOCK 16422
2025-03-12 06:06:11 [DEBUG] clck_gen.py:117 IND CLOCK 16524
2025-03-12 06:06:12 [DEBUG] clck_gen.py:117 IND CLOCK 16626
2025-03-12 06:06:12 [DEBUG] clck_gen.py:117 IND CLOCK 16728
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:13 [DEBUG] clck_gen.py:117 IND CLOCK 16830
2025-03-12 06:06:13 [DEBUG] clck_gen.py:117 IND CLOCK 16932
2025-03-12 06:06:14 [DEBUG] clck_gen.py:117 IND CLOCK 17034
2025-03-12 06:06:14 [DEBUG] clck_gen.py:117 IND CLOCK 17136
2025-03-12 06:06:15 [DEBUG] clck_gen.py:117 IND CLOCK 17238
2025-03-12 06:06:15 [DEBUG] clck_gen.py:117 IND CLOCK 17340
2025-03-12 06:06:16 [DEBUG] clck_gen.py:117 IND CLOCK 17442
2025-03-12 06:06:16 [DEBUG] clck_gen.py:117 IND CLOCK 17544
2025-03-12 06:06:17 [DEBUG] clck_gen.py:117 IND CLOCK 17646
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:17 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=17688 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:17 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=17688 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:17 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=17688 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:17 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=17688 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:17 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=17688 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:17 [DEBUG] clck_gen.py:117 IND CLOCK 17748
2025-03-12 06:06:18 [DEBUG] clck_gen.py:117 IND CLOCK 17850
2025-03-12 06:06:18 [DEBUG] clck_gen.py:117 IND CLOCK 17952
2025-03-12 06:06:18 [DEBUG] clck_gen.py:117 IND CLOCK 18054
2025-03-12 06:06:19 [DEBUG] clck_gen.py:117 IND CLOCK 18156
2025-03-12 06:06:19 [DEBUG] clck_gen.py:117 IND CLOCK 18258
2025-03-12 06:06:20 [DEBUG] clck_gen.py:117 IND CLOCK 18360
2025-03-12 06:06:20 [DEBUG] clck_gen.py:117 IND CLOCK 18462
2025-03-12 06:06:21 [DEBUG] clck_gen.py:117 IND CLOCK 18564
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:21 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=18610 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:21 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=18610 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:21 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=18610 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:21 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=18610 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:21 [DEBUG] clck_gen.py:117 IND CLOCK 18666
2025-03-12 06:06:22 [DEBUG] clck_gen.py:117 IND CLOCK 18768
2025-03-12 06:06:22 [DEBUG] clck_gen.py:117 IND CLOCK 18870
2025-03-12 06:06:23 [DEBUG] clck_gen.py:117 IND CLOCK 18972
2025-03-12 06:06:23 [DEBUG] clck_gen.py:117 IND CLOCK 19074
2025-03-12 06:06:24 [DEBUG] clck_gen.py:117 IND CLOCK 19176
2025-03-12 06:06:24 [DEBUG] clck_gen.py:117 IND CLOCK 19278
2025-03-12 06:06:25 [DEBUG] clck_gen.py:117 IND CLOCK 19380
2025-03-12 06:06:25 [DEBUG] clck_gen.py:117 IND CLOCK 19482
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:06:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:06:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:06:25 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:06:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19535 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19535 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19535 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19535 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19535 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19535 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19535 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19535 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:06:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:06:30 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:06:30 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:06:30 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:06:30 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:06:30 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:06:30 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:06:30 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:06:30 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:06:30 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:06:30 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:06:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:06:30 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:06:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:06:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:06:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:06:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:06:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:06:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:06:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:06:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:06:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:06:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:06:35 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:35 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:06:36 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:06:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:06:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:06:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:06:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:06:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:06:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:06:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:06:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:06:36 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:06:36 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:06:36 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:36 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:37 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:38 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:38 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:39 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:39 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:40 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:40 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:41 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:41 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:41 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:42 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:42 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:43 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:43 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:44 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:44 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:45 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:06:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:06:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:06:45 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:06:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2144 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2144 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2144 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2144 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2144 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2144 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:06:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:06:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:06:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:06:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:06:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:06:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:06:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:06:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:06:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:06:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:06:50 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:06:50 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:06:51 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:06:51 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:06:51 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:06:51 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:51 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:52 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:52 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:53 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:53 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:54 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:54 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:06:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:55 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:55 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:55 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:56 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:56 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:06:57 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:06:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:57 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:06:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:58 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:06:58 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:59 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:06:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:06:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:06:59 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:07:00 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:07:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:00 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:07:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:01 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:07:01 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:02 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:02 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:07:03 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:07:03 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:07:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:03 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:07:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:04 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:07:04 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:05 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:05 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=3265 tn=1 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:05 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=3265 tn=2 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:05 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=3265 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:05 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=3265 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:05 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=3265 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:05 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=3265 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:05 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:06 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:07:06 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:07:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:07 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:07 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:07:08 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:08 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:09 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:07:09 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:07:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:10 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:10 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:07:11 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:11 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:11 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:07:12 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:12 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:13 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:07:13 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:14 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:14 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:15 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:15 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:16 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:16 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:17 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:17 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:18 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:18 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:19 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:19 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=6323 tn=1 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=6323 tn=2 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=6323 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=6323 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=6323 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=6323 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=6323 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:07:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:07:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:07:19 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6325 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6325 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6325 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6325 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6325 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6325 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:07:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:07:24 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:07:24 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:07:24 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:07:24 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:07:24 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:07:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:07:24 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:07:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:07:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:07:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:07:25 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:07:25 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:07:25 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:25 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:07:25 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:25 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:07:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:07:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:07:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:07:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:07:26 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:07:26 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:07:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:07:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:07:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:07:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:07:27 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:07:27 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:07:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:07:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:07:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:07:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:07:28 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:07:28 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:07:29 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:29 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:07:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:07:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:07:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:07:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:07:30 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:07:30 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:07:31 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:07:31 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:07:32 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:07:32 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:07:33 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:07:33 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:33 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:07:34 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:07:34 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:07:35 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:07:35 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:07:36 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:07:36 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:07:37 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:37 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:38 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:07:38 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:07:39 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:07:39 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:07:40 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:07:40 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:07:41 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:07:41 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:07:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:41 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:07:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:42 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:07:42 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:07:43 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:07:43 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:07:44 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:07:44 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:07:45 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:07:45 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:07:46 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:46 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:47 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:07:47 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:07:48 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:07:48 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:07:49 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:07:49 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:07:49 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:07:50 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:07:50 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:07:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:51 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:07:51 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:07:52 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:07:52 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:07:53 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:07:53 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:07:54 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:07:54 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:07:55 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:55 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=6580 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:55 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=6580 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:55 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:07:56 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:07:56 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:07:57 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:07:57 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:07:57 [DEBUG] clck_gen.py:117 IND CLOCK 7140
2025-03-12 06:07:58 [DEBUG] clck_gen.py:117 IND CLOCK 7242
2025-03-12 06:07:58 [DEBUG] clck_gen.py:117 IND CLOCK 7344
2025-03-12 06:07:59 [DEBUG] clck_gen.py:117 IND CLOCK 7446
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:07:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:07:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:07:59 [DEBUG] clck_gen.py:117 IND CLOCK 7548
2025-03-12 06:08:00 [DEBUG] clck_gen.py:117 IND CLOCK 7650
2025-03-12 06:08:00 [DEBUG] clck_gen.py:117 IND CLOCK 7752
2025-03-12 06:08:01 [DEBUG] clck_gen.py:117 IND CLOCK 7854
2025-03-12 06:08:01 [DEBUG] clck_gen.py:117 IND CLOCK 7956
2025-03-12 06:08:02 [DEBUG] clck_gen.py:117 IND CLOCK 8058
2025-03-12 06:08:02 [DEBUG] clck_gen.py:117 IND CLOCK 8160
2025-03-12 06:08:03 [DEBUG] clck_gen.py:117 IND CLOCK 8262
2025-03-12 06:08:03 [DEBUG] clck_gen.py:117 IND CLOCK 8364
2025-03-12 06:08:04 [DEBUG] clck_gen.py:117 IND CLOCK 8466
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:04 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=8478 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:04 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=8478 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:04 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=8478 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:04 [DEBUG] clck_gen.py:117 IND CLOCK 8568
2025-03-12 06:08:05 [DEBUG] clck_gen.py:117 IND CLOCK 8670
2025-03-12 06:08:05 [DEBUG] clck_gen.py:117 IND CLOCK 8772
2025-03-12 06:08:05 [DEBUG] clck_gen.py:117 IND CLOCK 8874
2025-03-12 06:08:06 [DEBUG] clck_gen.py:117 IND CLOCK 8976
2025-03-12 06:08:06 [DEBUG] clck_gen.py:117 IND CLOCK 9078
2025-03-12 06:08:07 [DEBUG] clck_gen.py:117 IND CLOCK 9180
2025-03-12 06:08:07 [DEBUG] clck_gen.py:117 IND CLOCK 9282
2025-03-12 06:08:08 [DEBUG] clck_gen.py:117 IND CLOCK 9384
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:08 [DEBUG] clck_gen.py:117 IND CLOCK 9486
2025-03-12 06:08:09 [DEBUG] clck_gen.py:117 IND CLOCK 9588
2025-03-12 06:08:09 [DEBUG] clck_gen.py:117 IND CLOCK 9690
2025-03-12 06:08:10 [DEBUG] clck_gen.py:117 IND CLOCK 9792
2025-03-12 06:08:10 [DEBUG] clck_gen.py:117 IND CLOCK 9894
2025-03-12 06:08:11 [DEBUG] clck_gen.py:117 IND CLOCK 9996
2025-03-12 06:08:11 [DEBUG] clck_gen.py:117 IND CLOCK 10098
2025-03-12 06:08:12 [DEBUG] clck_gen.py:117 IND CLOCK 10200
2025-03-12 06:08:12 [DEBUG] clck_gen.py:117 IND CLOCK 10302
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:13 [DEBUG] clck_gen.py:117 IND CLOCK 10404
2025-03-12 06:08:13 [DEBUG] clck_gen.py:117 IND CLOCK 10506
2025-03-12 06:08:13 [DEBUG] clck_gen.py:117 IND CLOCK 10608
2025-03-12 06:08:14 [DEBUG] clck_gen.py:117 IND CLOCK 10710
2025-03-12 06:08:14 [DEBUG] clck_gen.py:117 IND CLOCK 10812
2025-03-12 06:08:15 [DEBUG] clck_gen.py:117 IND CLOCK 10914
2025-03-12 06:08:15 [DEBUG] clck_gen.py:117 IND CLOCK 11016
2025-03-12 06:08:16 [DEBUG] clck_gen.py:117 IND CLOCK 11118
2025-03-12 06:08:16 [DEBUG] clck_gen.py:117 IND CLOCK 11220
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:17 [DEBUG] clck_gen.py:117 IND CLOCK 11322
2025-03-12 06:08:17 [DEBUG] clck_gen.py:117 IND CLOCK 11424
2025-03-12 06:08:18 [DEBUG] clck_gen.py:117 IND CLOCK 11526
2025-03-12 06:08:18 [DEBUG] clck_gen.py:117 IND CLOCK 11628
2025-03-12 06:08:19 [DEBUG] clck_gen.py:117 IND CLOCK 11730
2025-03-12 06:08:19 [DEBUG] clck_gen.py:117 IND CLOCK 11832
2025-03-12 06:08:20 [DEBUG] clck_gen.py:117 IND CLOCK 11934
2025-03-12 06:08:20 [DEBUG] clck_gen.py:117 IND CLOCK 12036
2025-03-12 06:08:21 [DEBUG] clck_gen.py:117 IND CLOCK 12138
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:21 [DEBUG] clck_gen.py:117 IND CLOCK 12240
2025-03-12 06:08:21 [DEBUG] clck_gen.py:117 IND CLOCK 12342
2025-03-12 06:08:22 [DEBUG] clck_gen.py:117 IND CLOCK 12444
2025-03-12 06:08:22 [DEBUG] clck_gen.py:117 IND CLOCK 12546
2025-03-12 06:08:23 [DEBUG] clck_gen.py:117 IND CLOCK 12648
2025-03-12 06:08:23 [DEBUG] clck_gen.py:117 IND CLOCK 12750
2025-03-12 06:08:24 [DEBUG] clck_gen.py:117 IND CLOCK 12852
2025-03-12 06:08:24 [DEBUG] clck_gen.py:117 IND CLOCK 12954
2025-03-12 06:08:25 [DEBUG] clck_gen.py:117 IND CLOCK 13056
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:25 [DEBUG] clck_gen.py:117 IND CLOCK 13158
2025-03-12 06:08:26 [DEBUG] clck_gen.py:117 IND CLOCK 13260
2025-03-12 06:08:26 [DEBUG] clck_gen.py:117 IND CLOCK 13362
2025-03-12 06:08:27 [DEBUG] clck_gen.py:117 IND CLOCK 13464
2025-03-12 06:08:27 [DEBUG] clck_gen.py:117 IND CLOCK 13566
2025-03-12 06:08:28 [DEBUG] clck_gen.py:117 IND CLOCK 13668
2025-03-12 06:08:28 [DEBUG] clck_gen.py:117 IND CLOCK 13770
2025-03-12 06:08:29 [DEBUG] clck_gen.py:117 IND CLOCK 13872
2025-03-12 06:08:29 [DEBUG] clck_gen.py:117 IND CLOCK 13974
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:29 [DEBUG] clck_gen.py:117 IND CLOCK 14076
2025-03-12 06:08:30 [DEBUG] clck_gen.py:117 IND CLOCK 14178
2025-03-12 06:08:30 [DEBUG] clck_gen.py:117 IND CLOCK 14280
2025-03-12 06:08:31 [DEBUG] clck_gen.py:117 IND CLOCK 14382
2025-03-12 06:08:31 [DEBUG] clck_gen.py:117 IND CLOCK 14484
2025-03-12 06:08:32 [DEBUG] clck_gen.py:117 IND CLOCK 14586
2025-03-12 06:08:32 [DEBUG] clck_gen.py:117 IND CLOCK 14688
2025-03-12 06:08:33 [DEBUG] clck_gen.py:117 IND CLOCK 14790
2025-03-12 06:08:33 [DEBUG] clck_gen.py:117 IND CLOCK 14892
2025-03-12 06:08:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:34 [DEBUG] clck_gen.py:117 IND CLOCK 14994
2025-03-12 06:08:34 [DEBUG] clck_gen.py:117 IND CLOCK 15096
2025-03-12 06:08:35 [DEBUG] clck_gen.py:117 IND CLOCK 15198
2025-03-12 06:08:35 [DEBUG] clck_gen.py:117 IND CLOCK 15300
2025-03-12 06:08:36 [DEBUG] clck_gen.py:117 IND CLOCK 15402
2025-03-12 06:08:36 [DEBUG] clck_gen.py:117 IND CLOCK 15504
2025-03-12 06:08:37 [DEBUG] clck_gen.py:117 IND CLOCK 15606
2025-03-12 06:08:37 [DEBUG] clck_gen.py:117 IND CLOCK 15708
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:37 [DEBUG] clck_gen.py:117 IND CLOCK 15810
2025-03-12 06:08:38 [DEBUG] clck_gen.py:117 IND CLOCK 15912
2025-03-12 06:08:38 [DEBUG] clck_gen.py:117 IND CLOCK 16014
2025-03-12 06:08:39 [DEBUG] clck_gen.py:117 IND CLOCK 16116
2025-03-12 06:08:39 [DEBUG] clck_gen.py:117 IND CLOCK 16218
2025-03-12 06:08:40 [DEBUG] clck_gen.py:117 IND CLOCK 16320
2025-03-12 06:08:40 [DEBUG] clck_gen.py:117 IND CLOCK 16422
2025-03-12 06:08:41 [DEBUG] clck_gen.py:117 IND CLOCK 16524
2025-03-12 06:08:41 [DEBUG] clck_gen.py:117 IND CLOCK 16626
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:42 [DEBUG] clck_gen.py:117 IND CLOCK 16728
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:42 [DEBUG] clck_gen.py:117 IND CLOCK 16830
2025-03-12 06:08:43 [DEBUG] clck_gen.py:117 IND CLOCK 16932
2025-03-12 06:08:43 [DEBUG] clck_gen.py:117 IND CLOCK 17034
2025-03-12 06:08:44 [DEBUG] clck_gen.py:117 IND CLOCK 17136
2025-03-12 06:08:44 [DEBUG] clck_gen.py:117 IND CLOCK 17238
2025-03-12 06:08:45 [DEBUG] clck_gen.py:117 IND CLOCK 17340
2025-03-12 06:08:45 [DEBUG] clck_gen.py:117 IND CLOCK 17442
2025-03-12 06:08:45 [DEBUG] clck_gen.py:117 IND CLOCK 17544
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:08:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:08:46 [DEBUG] clck_gen.py:117 IND CLOCK 17646
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:46 [DEBUG] clck_gen.py:117 IND CLOCK 17748
2025-03-12 06:08:47 [DEBUG] clck_gen.py:117 IND CLOCK 17850
2025-03-12 06:08:47 [DEBUG] clck_gen.py:117 IND CLOCK 17952
2025-03-12 06:08:48 [DEBUG] clck_gen.py:117 IND CLOCK 18054
2025-03-12 06:08:48 [DEBUG] clck_gen.py:117 IND CLOCK 18156
2025-03-12 06:08:49 [DEBUG] clck_gen.py:117 IND CLOCK 18258
2025-03-12 06:08:49 [DEBUG] clck_gen.py:117 IND CLOCK 18360
2025-03-12 06:08:50 [DEBUG] clck_gen.py:117 IND CLOCK 18462
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:08:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:08:50 [DEBUG] clck_gen.py:117 IND CLOCK 18564
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:08:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:08:50 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:08:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=18565 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:08:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:08:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=18565 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=18566 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=18566 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=18566 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=18566 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=18566 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=18566 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=18566 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=18566 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:08:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:08:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:08:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:08:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:08:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:08:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:08:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:08:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:08:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:08:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:08:55 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:08:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:08:55 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:08:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:09:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:09:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:09:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:09:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:09:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:09:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:09:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:09:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:09:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:09:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:09:00 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:09:00 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:09:01 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:09:01 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:01 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:09:01 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:01 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:09:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:09:02 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:09:02 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:09:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:09:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:09:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:09:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:09:03 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:09:03 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:09:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:09:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:09:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:09:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:09:04 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:09:04 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:09:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:09:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:09:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:09:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:09:04 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:05 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:09:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:09:05 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:09:06 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:09:06 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:09:07 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:09:07 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:09:08 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:09:08 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:09:09 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:09 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:09:10 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:09:10 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:09:11 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:09:11 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:09:12 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:09:12 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:09:12 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:09:13 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:09:13 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:14 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:09:14 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:09:15 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:09:15 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:09:16 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:09:16 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:09:17 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:09:17 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:09:18 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:18 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:09:19 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:09:19 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:09:20 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:09:20 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:09:21 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:09:21 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:09:21 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:09:22 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:09:22 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:09:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:22 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=4812 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:09:22 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=4812 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:09:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:23 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:09:23 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:09:24 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:09:24 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:09:25 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:09:25 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:09:26 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:09:26 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:09:27 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:09:27 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:28 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:09:28 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:09:29 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:09:29 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:09:29 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:09:30 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:09:30 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:09:31 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:09:31 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:09:32 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:32 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:09:33 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:09:33 [DEBUG] clck_gen.py:117 IND CLOCK 7140
2025-03-12 06:09:34 [DEBUG] clck_gen.py:117 IND CLOCK 7242
2025-03-12 06:09:34 [DEBUG] clck_gen.py:117 IND CLOCK 7344
2025-03-12 06:09:35 [DEBUG] clck_gen.py:117 IND CLOCK 7446
2025-03-12 06:09:35 [DEBUG] clck_gen.py:117 IND CLOCK 7548
2025-03-12 06:09:36 [DEBUG] clck_gen.py:117 IND CLOCK 7650
2025-03-12 06:09:36 [DEBUG] clck_gen.py:117 IND CLOCK 7752
2025-03-12 06:09:37 [DEBUG] clck_gen.py:117 IND CLOCK 7854
2025-03-12 06:09:37 [DEBUG] clck_gen.py:117 IND CLOCK 7956
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:37 [DEBUG] clck_gen.py:117 IND CLOCK 8058
2025-03-12 06:09:38 [DEBUG] clck_gen.py:117 IND CLOCK 8160
2025-03-12 06:09:38 [DEBUG] clck_gen.py:117 IND CLOCK 8262
2025-03-12 06:09:39 [DEBUG] clck_gen.py:117 IND CLOCK 8364
2025-03-12 06:09:39 [DEBUG] clck_gen.py:117 IND CLOCK 8466
2025-03-12 06:09:40 [DEBUG] clck_gen.py:117 IND CLOCK 8568
2025-03-12 06:09:40 [DEBUG] clck_gen.py:117 IND CLOCK 8670
2025-03-12 06:09:41 [DEBUG] clck_gen.py:117 IND CLOCK 8772
2025-03-12 06:09:41 [DEBUG] clck_gen.py:117 IND CLOCK 8874
2025-03-12 06:09:42 [DEBUG] clck_gen.py:117 IND CLOCK 8976
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:42 [DEBUG] clck_gen.py:117 IND CLOCK 9078
2025-03-12 06:09:43 [DEBUG] clck_gen.py:117 IND CLOCK 9180
2025-03-12 06:09:43 [DEBUG] clck_gen.py:117 IND CLOCK 9282
2025-03-12 06:09:44 [DEBUG] clck_gen.py:117 IND CLOCK 9384
2025-03-12 06:09:44 [DEBUG] clck_gen.py:117 IND CLOCK 9486
2025-03-12 06:09:45 [DEBUG] clck_gen.py:117 IND CLOCK 9588
2025-03-12 06:09:45 [DEBUG] clck_gen.py:117 IND CLOCK 9690
2025-03-12 06:09:45 [DEBUG] clck_gen.py:117 IND CLOCK 9792
2025-03-12 06:09:46 [DEBUG] clck_gen.py:117 IND CLOCK 9894
2025-03-12 06:09:46 [DEBUG] clck_gen.py:117 IND CLOCK 9996
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:47 [DEBUG] clck_gen.py:117 IND CLOCK 10098
2025-03-12 06:09:47 [DEBUG] clck_gen.py:117 IND CLOCK 10200
2025-03-12 06:09:48 [DEBUG] clck_gen.py:117 IND CLOCK 10302
2025-03-12 06:09:48 [DEBUG] clck_gen.py:117 IND CLOCK 10404
2025-03-12 06:09:49 [DEBUG] clck_gen.py:117 IND CLOCK 10506
2025-03-12 06:09:49 [DEBUG] clck_gen.py:117 IND CLOCK 10608
2025-03-12 06:09:50 [DEBUG] clck_gen.py:117 IND CLOCK 10710
2025-03-12 06:09:50 [DEBUG] clck_gen.py:117 IND CLOCK 10812
2025-03-12 06:09:51 [DEBUG] clck_gen.py:117 IND CLOCK 10914
2025-03-12 06:09:51 [DEBUG] clck_gen.py:117 IND CLOCK 11016
2025-03-12 06:09:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:52 [DEBUG] clck_gen.py:117 IND CLOCK 11118
2025-03-12 06:09:52 [DEBUG] clck_gen.py:117 IND CLOCK 11220
2025-03-12 06:09:53 [DEBUG] clck_gen.py:117 IND CLOCK 11322
2025-03-12 06:09:53 [DEBUG] clck_gen.py:117 IND CLOCK 11424
2025-03-12 06:09:53 [DEBUG] clck_gen.py:117 IND CLOCK 11526
2025-03-12 06:09:54 [DEBUG] clck_gen.py:117 IND CLOCK 11628
2025-03-12 06:09:54 [DEBUG] clck_gen.py:117 IND CLOCK 11730
2025-03-12 06:09:55 [DEBUG] clck_gen.py:117 IND CLOCK 11832
2025-03-12 06:09:55 [DEBUG] clck_gen.py:117 IND CLOCK 11934
2025-03-12 06:09:56 [DEBUG] clck_gen.py:117 IND CLOCK 12036
2025-03-12 06:09:56 [DEBUG] clck_gen.py:117 IND CLOCK 12138
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:09:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:09:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:09:57 [DEBUG] clck_gen.py:117 IND CLOCK 12240
2025-03-12 06:09:57 [DEBUG] clck_gen.py:117 IND CLOCK 12342
2025-03-12 06:09:58 [DEBUG] clck_gen.py:117 IND CLOCK 12444
2025-03-12 06:09:58 [DEBUG] clck_gen.py:117 IND CLOCK 12546
2025-03-12 06:09:59 [DEBUG] clck_gen.py:117 IND CLOCK 12648
2025-03-12 06:09:59 [DEBUG] clck_gen.py:117 IND CLOCK 12750
2025-03-12 06:10:00 [DEBUG] clck_gen.py:117 IND CLOCK 12852
2025-03-12 06:10:00 [DEBUG] clck_gen.py:117 IND CLOCK 12954
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:01 [DEBUG] clck_gen.py:117 IND CLOCK 13056
2025-03-12 06:10:01 [DEBUG] clck_gen.py:117 IND CLOCK 13158
2025-03-12 06:10:01 [DEBUG] clck_gen.py:117 IND CLOCK 13260
2025-03-12 06:10:02 [DEBUG] clck_gen.py:117 IND CLOCK 13362
2025-03-12 06:10:02 [DEBUG] clck_gen.py:117 IND CLOCK 13464
2025-03-12 06:10:03 [DEBUG] clck_gen.py:117 IND CLOCK 13566
2025-03-12 06:10:03 [DEBUG] clck_gen.py:117 IND CLOCK 13668
2025-03-12 06:10:04 [DEBUG] clck_gen.py:117 IND CLOCK 13770
2025-03-12 06:10:04 [DEBUG] clck_gen.py:117 IND CLOCK 13872
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:05 [DEBUG] clck_gen.py:117 IND CLOCK 13974
2025-03-12 06:10:05 [DEBUG] clck_gen.py:117 IND CLOCK 14076
2025-03-12 06:10:06 [DEBUG] clck_gen.py:117 IND CLOCK 14178
2025-03-12 06:10:06 [DEBUG] clck_gen.py:117 IND CLOCK 14280
2025-03-12 06:10:07 [DEBUG] clck_gen.py:117 IND CLOCK 14382
2025-03-12 06:10:07 [DEBUG] clck_gen.py:117 IND CLOCK 14484
2025-03-12 06:10:08 [DEBUG] clck_gen.py:117 IND CLOCK 14586
2025-03-12 06:10:08 [DEBUG] clck_gen.py:117 IND CLOCK 14688
2025-03-12 06:10:09 [DEBUG] clck_gen.py:117 IND CLOCK 14790
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:09 [DEBUG] clck_gen.py:117 IND CLOCK 14892
2025-03-12 06:10:09 [DEBUG] clck_gen.py:117 IND CLOCK 14994
2025-03-12 06:10:10 [DEBUG] clck_gen.py:117 IND CLOCK 15096
2025-03-12 06:10:10 [DEBUG] clck_gen.py:117 IND CLOCK 15198
2025-03-12 06:10:11 [DEBUG] clck_gen.py:117 IND CLOCK 15300
2025-03-12 06:10:11 [DEBUG] clck_gen.py:117 IND CLOCK 15402
2025-03-12 06:10:12 [DEBUG] clck_gen.py:117 IND CLOCK 15504
2025-03-12 06:10:12 [DEBUG] clck_gen.py:117 IND CLOCK 15606
2025-03-12 06:10:13 [DEBUG] clck_gen.py:117 IND CLOCK 15708
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:13 [DEBUG] clck_gen.py:117 IND CLOCK 15810
2025-03-12 06:10:14 [DEBUG] clck_gen.py:117 IND CLOCK 15912
2025-03-12 06:10:14 [DEBUG] clck_gen.py:117 IND CLOCK 16014
2025-03-12 06:10:15 [DEBUG] clck_gen.py:117 IND CLOCK 16116
2025-03-12 06:10:15 [DEBUG] clck_gen.py:117 IND CLOCK 16218
2025-03-12 06:10:16 [DEBUG] clck_gen.py:117 IND CLOCK 16320
2025-03-12 06:10:16 [DEBUG] clck_gen.py:117 IND CLOCK 16422
2025-03-12 06:10:17 [DEBUG] clck_gen.py:117 IND CLOCK 16524
2025-03-12 06:10:17 [DEBUG] clck_gen.py:117 IND CLOCK 16626
2025-03-12 06:10:17 [DEBUG] clck_gen.py:117 IND CLOCK 16728
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:18 [DEBUG] clck_gen.py:117 IND CLOCK 16830
2025-03-12 06:10:18 [DEBUG] clck_gen.py:117 IND CLOCK 16932
2025-03-12 06:10:19 [DEBUG] clck_gen.py:117 IND CLOCK 17034
2025-03-12 06:10:19 [DEBUG] clck_gen.py:117 IND CLOCK 17136
2025-03-12 06:10:20 [DEBUG] clck_gen.py:117 IND CLOCK 17238
2025-03-12 06:10:20 [DEBUG] clck_gen.py:117 IND CLOCK 17340
2025-03-12 06:10:21 [DEBUG] clck_gen.py:117 IND CLOCK 17442
2025-03-12 06:10:21 [DEBUG] clck_gen.py:117 IND CLOCK 17544
2025-03-12 06:10:22 [DEBUG] clck_gen.py:117 IND CLOCK 17646
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:22 [DEBUG] clck_gen.py:117 IND CLOCK 17748
2025-03-12 06:10:23 [DEBUG] clck_gen.py:117 IND CLOCK 17850
2025-03-12 06:10:23 [DEBUG] clck_gen.py:117 IND CLOCK 17952
2025-03-12 06:10:24 [DEBUG] clck_gen.py:117 IND CLOCK 18054
2025-03-12 06:10:24 [DEBUG] clck_gen.py:117 IND CLOCK 18156
2025-03-12 06:10:25 [DEBUG] clck_gen.py:117 IND CLOCK 18258
2025-03-12 06:10:25 [DEBUG] clck_gen.py:117 IND CLOCK 18360
2025-03-12 06:10:25 [DEBUG] clck_gen.py:117 IND CLOCK 18462
2025-03-12 06:10:26 [DEBUG] clck_gen.py:117 IND CLOCK 18564
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:26 [DEBUG] clck_gen.py:117 IND CLOCK 18666
2025-03-12 06:10:27 [DEBUG] clck_gen.py:117 IND CLOCK 18768
2025-03-12 06:10:27 [DEBUG] clck_gen.py:117 IND CLOCK 18870
2025-03-12 06:10:28 [DEBUG] clck_gen.py:117 IND CLOCK 18972
2025-03-12 06:10:28 [DEBUG] clck_gen.py:117 IND CLOCK 19074
2025-03-12 06:10:29 [DEBUG] clck_gen.py:117 IND CLOCK 19176
2025-03-12 06:10:29 [DEBUG] clck_gen.py:117 IND CLOCK 19278
2025-03-12 06:10:30 [DEBUG] clck_gen.py:117 IND CLOCK 19380
2025-03-12 06:10:30 [DEBUG] clck_gen.py:117 IND CLOCK 19482
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:10:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=19522): ver=1 fn=19521 tn=0 bl=148 pwr=0
2025-03-12 06:10:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:10:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=19522): ver=1 fn=19521 tn=1 bl=148 pwr=0
2025-03-12 06:10:30 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:10:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=19522): ver=1 fn=19521 tn=2 bl=148 pwr=0
2025-03-12 06:10:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=19522): ver=1 fn=19521 tn=3 bl=148 pwr=0
2025-03-12 06:10:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=19522): ver=1 fn=19521 tn=4 bl=148 pwr=0
2025-03-12 06:10:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=19522): ver=1 fn=19521 tn=5 bl=148 pwr=0
2025-03-12 06:10:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=19522): ver=1 fn=19521 tn=6 bl=148 pwr=0
2025-03-12 06:10:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=19522): ver=1 fn=19521 tn=7 bl=148 pwr=0
2025-03-12 06:10:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19524 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:10:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:10:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19524 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19524 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19524 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19524 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19524 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19524 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=19524 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:10:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:10:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:10:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:10:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:10:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:10:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:10:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:10:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:10:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:10:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:10:35 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:10:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:10:35 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:10:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:10:40 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:10:40 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:10:40 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:10:40 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:10:40 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:10:40 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:10:40 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:10:40 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:10:40 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:10:40 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:10:40 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:10:41 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:10:41 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:10:41 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:10:41 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:41 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:10:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:10:42 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:42 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:10:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:10:43 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:10:43 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:43 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=664 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:44 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:10:44 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:10:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:10:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:10:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:10:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:45 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:45 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:10:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:10:46 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:46 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:47 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:10:47 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:47 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=1458 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:47 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:10:48 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:48 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=1679 tn=2 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:48 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:10:49 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:49 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:10:50 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:50 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:10:51 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:51 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:52 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:10:52 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:53 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:53 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:54 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:54 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:10:55 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:55 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:10:55 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:56 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:10:56 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:10:57 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:57 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=3612 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:57 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:10:58 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:10:58 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:10:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:10:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:10:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:10:59 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:10:59 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:11:00 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:00 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:11:01 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:01 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:02 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:11:02 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:11:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:03 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:03 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:11:03 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:04 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:04 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:11:05 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:05 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:11:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:11:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:11:05 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:11:05 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5409 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:05 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5409 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:05 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5409 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:05 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5409 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:05 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5409 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:05 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5409 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:05 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5409 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:05 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5409 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:11:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:11:10 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:11:10 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:11:10 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:11:10 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:11:10 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:11:10 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:11:10 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:11:10 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:11:10 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:11:10 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:10 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:11:11 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:11:11 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:11:11 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:11 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:11 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:12 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:11:12 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:11:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:13 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:11:13 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:11:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:14 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:11:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:14 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:11:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:15 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:15 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:16 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:11:16 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:11:17 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:11:17 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:11:17 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:11:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:18 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:11:18 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:19 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:11:19 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:11:20 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:11:20 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:11:21 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:11:21 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:22 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:22 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=2550 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:22 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=2550 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:22 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:23 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:11:23 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:11:24 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:11:24 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:11:25 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:11:25 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:11:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:25 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:11:26 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:26 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:11:27 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:11:27 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:11:28 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:11:28 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:11:29 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:11:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:29 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:30 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:30 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:11:31 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:11:31 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:11:32 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:11:32 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:11:33 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:33 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:33 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:11:34 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:11:34 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:11:35 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:11:35 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:11:36 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:11:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:36 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:37 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:11:37 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:11:38 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:11:38 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:11:39 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:11:39 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:11:40 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:11:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:11:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:11:40 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:11:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:11:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:11:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:11:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:11:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:11:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:11:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:11:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:11:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:11:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:11:45 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:11:45 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:11:45 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:11:46 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:46 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:11:46 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:46 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:46 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:11:47 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:11:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:47 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:11:48 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:11:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:48 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:49 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:49 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:50 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:11:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:11:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:11:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:11:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:11:50 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:11:51 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:11:51 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:11:52 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:11:52 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:11:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:53 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:11:53 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:53 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=1770 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:53 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=1770 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:53 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=1770 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:54 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:11:54 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:11:54 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:11:55 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:11:55 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:11:56 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:11:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:56 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:11:57 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:57 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=2604): ver=1 fn=2603 tn=0 bl=148 pwr=0
2025-03-12 06:11:57 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=2604): ver=1 fn=2603 tn=1 bl=148 pwr=0
2025-03-12 06:11:57 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=2604): ver=1 fn=2603 tn=2 bl=148 pwr=0
2025-03-12 06:11:57 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=2604): ver=1 fn=2603 tn=3 bl=148 pwr=0
2025-03-12 06:11:57 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=2604): ver=1 fn=2603 tn=4 bl=148 pwr=0
2025-03-12 06:11:57 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=2604): ver=1 fn=2603 tn=5 bl=148 pwr=0
2025-03-12 06:11:57 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=2604): ver=1 fn=2603 tn=6 bl=148 pwr=0
2025-03-12 06:11:57 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=2604): ver=1 fn=2603 tn=7 bl=148 pwr=0
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:57 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:58 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:11:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:11:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:11:58 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:11:59 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:11:59 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:12:00 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:12:00 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:12:01 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:12:01 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:12:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:02 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:02 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:12:02 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:12:03 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:12:03 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:12:04 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:12:04 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:05 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:12:05 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:06 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:12:06 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:12:07 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:12:07 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:12:08 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:12:08 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:12:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:09 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:12:09 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:10 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:10 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:10 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:12:11 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:12:11 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:12:12 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:12:12 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:12:13 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:12:13 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:12:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:14 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:14 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:12:15 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:12:15 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:12:16 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:12:16 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:12:17 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:17 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:18 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:12:18 [DEBUG] clck_gen.py:117 IND CLOCK 7140
2025-03-12 06:12:18 [DEBUG] clck_gen.py:117 IND CLOCK 7242
2025-03-12 06:12:19 [DEBUG] clck_gen.py:117 IND CLOCK 7344
2025-03-12 06:12:19 [DEBUG] clck_gen.py:117 IND CLOCK 7446
2025-03-12 06:12:20 [DEBUG] clck_gen.py:117 IND CLOCK 7548
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:20 [DEBUG] clck_gen.py:117 IND CLOCK 7650
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:21 [DEBUG] clck_gen.py:117 IND CLOCK 7752
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:21 [DEBUG] clck_gen.py:117 IND CLOCK 7854
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:22 [DEBUG] clck_gen.py:117 IND CLOCK 7956
2025-03-12 06:12:22 [DEBUG] clck_gen.py:117 IND CLOCK 8058
2025-03-12 06:12:23 [DEBUG] clck_gen.py:117 IND CLOCK 8160
2025-03-12 06:12:23 [DEBUG] clck_gen.py:117 IND CLOCK 8262
2025-03-12 06:12:24 [DEBUG] clck_gen.py:117 IND CLOCK 8364
2025-03-12 06:12:24 [DEBUG] clck_gen.py:117 IND CLOCK 8466
2025-03-12 06:12:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:25 [DEBUG] clck_gen.py:117 IND CLOCK 8568
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:25 [DEBUG] clck_gen.py:117 IND CLOCK 8670
2025-03-12 06:12:26 [DEBUG] clck_gen.py:117 IND CLOCK 8772
2025-03-12 06:12:26 [DEBUG] clck_gen.py:117 IND CLOCK 8874
2025-03-12 06:12:26 [DEBUG] clck_gen.py:117 IND CLOCK 8976
2025-03-12 06:12:27 [DEBUG] clck_gen.py:117 IND CLOCK 9078
2025-03-12 06:12:27 [DEBUG] clck_gen.py:117 IND CLOCK 9180
2025-03-12 06:12:28 [DEBUG] clck_gen.py:117 IND CLOCK 9282
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:28 [DEBUG] clck_gen.py:117 IND CLOCK 9384
2025-03-12 06:12:29 [DEBUG] clck_gen.py:117 IND CLOCK 9486
2025-03-12 06:12:29 [DEBUG] clck_gen.py:117 IND CLOCK 9588
2025-03-12 06:12:30 [DEBUG] clck_gen.py:117 IND CLOCK 9690
2025-03-12 06:12:30 [DEBUG] clck_gen.py:117 IND CLOCK 9792
2025-03-12 06:12:31 [DEBUG] clck_gen.py:117 IND CLOCK 9894
2025-03-12 06:12:31 [DEBUG] clck_gen.py:117 IND CLOCK 9996
2025-03-12 06:12:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:32 [DEBUG] clck_gen.py:117 IND CLOCK 10098
2025-03-12 06:12:32 [DEBUG] clck_gen.py:117 IND CLOCK 10200
2025-03-12 06:12:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:12:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:12:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:12:33 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:12:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=10293 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:12:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=10293 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:12:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=10293 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:12:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=10293 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:12:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=10293 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:12:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=10293 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:12:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=10293 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:12:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=10293 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:12:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:12:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:12:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:12:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:12:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:12:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:12:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:12:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:12:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:12:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:12:38 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:12:38 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:12:38 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:12:38 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:12:38 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:12:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:12:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:12:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:12:38 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:12:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:12:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:12:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:12:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:12:39 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:12:39 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:12:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:12:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:12:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:12:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:12:40 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:12:40 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:12:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:12:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:12:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:12:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:12:41 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:12:41 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:12:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:12:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:12:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:12:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:12:42 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:12:42 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:12:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:12:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:12:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:12:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:12:43 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:12:43 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:12:44 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:12:44 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:12:45 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:12:45 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:12:46 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:12:46 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:12:46 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:12:47 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:12:47 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:12:48 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:12:48 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:12:49 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:12:49 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:12:50 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:12:50 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:12:51 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:12:51 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:12:52 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:12:52 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:12:53 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:12:53 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:12:54 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:12:54 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:12:54 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:12:55 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:12:55 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:12:56 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:12:56 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:12:57 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:12:57 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:12:58 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:12:58 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:12:59 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:12:59 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:13:00 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:13:00 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:13:01 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:13:01 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:13:02 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:13:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:13:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:13:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:13:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:13:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:13:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:13:02 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:13:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:13:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5210 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:13:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5210 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:13:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:13:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:13:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:13:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:13:07 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:13:07 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:13:07 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:13:07 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:13:07 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:13:07 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:13:07 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:13:07 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:13:07 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:13:07 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:13:07 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:13:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:13:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:13:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:13:08 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:13:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:08 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:13:08 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:13:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:09 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:13:09 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:13:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:10 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:13:10 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:13:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:11 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:13:11 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:13:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:12 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:13:12 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:13:13 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:13:13 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:13:14 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:13:14 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:13:15 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:13:15 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:13:16 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:13:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1946): ver=1 fn=1945 tn=0 bl=148 pwr=0
2025-03-12 06:13:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1946): ver=1 fn=1945 tn=1 bl=148 pwr=0
2025-03-12 06:13:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1946): ver=1 fn=1945 tn=2 bl=148 pwr=0
2025-03-12 06:13:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1946): ver=1 fn=1945 tn=3 bl=148 pwr=0
2025-03-12 06:13:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1946): ver=1 fn=1945 tn=4 bl=148 pwr=0
2025-03-12 06:13:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1946): ver=1 fn=1945 tn=5 bl=148 pwr=0
2025-03-12 06:13:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1946): ver=1 fn=1945 tn=6 bl=148 pwr=0
2025-03-12 06:13:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1946): ver=1 fn=1945 tn=7 bl=148 pwr=0
2025-03-12 06:13:16 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:13:16 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:13:17 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:13:17 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:13:18 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:13:18 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:13:19 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:13:19 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:13:20 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:13:20 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:13:21 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:13:21 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:13:22 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:13:22 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:13:23 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:13:23 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:13:24 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:13:24 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:13:24 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:13:25 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:13:25 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:13:26 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:13:26 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:13:27 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:13:27 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:13:28 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:13:28 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:13:29 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:13:29 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:13:30 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:13:30 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:13:31 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:13:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:13:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:13:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:13:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:13:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:13:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:13:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:13:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:13:31 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5211 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5212 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5212 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5212 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5212 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5212 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5212 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5212 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5212 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5213 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5213 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5213 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5213 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5213 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5213 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5213 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:31 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5213 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:13:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:13:36 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:13:36 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:13:36 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:13:36 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:13:36 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:13:36 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:13:36 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:13:36 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:13:36 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:13:36 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:36 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:13:36 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:13:36 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:13:36 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:13:36 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:13:36 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:13:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:13:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:13:37 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:13:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:37 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:13:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:13:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:13:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:13:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:13:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:13:38 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:13:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:38 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:13:39 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:13:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:39 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:13:39 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:13:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:40 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:13:40 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:13:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:41 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:13:41 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:13:42 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:13:42 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:13:43 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:13:43 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:13:44 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:13:44 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:13:45 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:13:45 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:13:46 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:13:46 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:13:47 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:13:47 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:13:47 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:13:48 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:13:48 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:13:49 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:13:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:13:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:13:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:13:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:13:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:13:49 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:13:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2888 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:13:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:13:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:13:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2888 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2888 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2888 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2888 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2888 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2888 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2888 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:13:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:13:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:13:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:13:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:13:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:13:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:13:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:13:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:13:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:13:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:13:54 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:13:54 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:13:55 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:13:55 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:13:55 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:13:55 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:13:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:13:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:13:55 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:55 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:13:56 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:13:56 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:13:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:56 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:13:56 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:13:57 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:13:57 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:13:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:57 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:13:58 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:13:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:58 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:13:59 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:13:59 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:13:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:13:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:13:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:13:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:13:59 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:13:59 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:14:00 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:14:00 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:14:00 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:14:00 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:14:01 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:14:01 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:14:02 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:14:02 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:14:02 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:14:03 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:14:03 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:14:03 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:14:04 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:14:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:04 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:09 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:09 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:09 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:09 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:09 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:09 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:09 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:09 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:14:09 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:14:09 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:09 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:14:10 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:14:10 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:14:10 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:10 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:10 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=325 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:11 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=325 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:11 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=325 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:11 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=325 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:12 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=482 tn=1 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:12 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=482 tn=2 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:12 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=482 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:12 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=482 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:12 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=482 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:12 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=482 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:12 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=482 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:13 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:13 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:14:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=814 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=814 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=814 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=814 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=814 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=814 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:14:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:14:18 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:18 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:14:19 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=0 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=1 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=2 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=3 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=4 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=5 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=6 bl=148 pwr=0
2025-03-12 06:14:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=7 bl=148 pwr=0
2025-03-12 06:14:19 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:14:19 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:14:19 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD HANDOVER
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:19 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:20 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:14:20 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:14:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:20 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:14:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:21 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:14:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=575 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=575 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=575 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=575 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=576 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=576 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=576 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=576 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=576 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=576 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=576 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=576 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:14:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:14:26 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:26 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:14:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:14:31 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:31 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:14:31 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=0 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=1 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=2 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=3 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=4 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=5 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=6 bl=148 pwr=0
2025-03-12 06:14:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=7 bl=148 pwr=0
2025-03-12 06:14:31 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:14:31 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:14:31 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:14:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:32 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:14:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:32 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:14:33 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:14:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:33 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:14:34 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:14:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:34 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:14:35 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:14:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:35 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:14:36 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:14:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:36 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:14:36 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:14:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:37 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:14:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1305 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1305 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1305 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1305 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1305 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:14:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:14:42 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:42 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:14:42 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:14:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:14:42 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:14:42 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:14:42 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:14:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:43 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:14:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:43 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:14:44 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:14:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:44 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:14:45 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:14:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:45 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:14:46 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:14:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:46 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:14:47 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:47 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:47 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:14:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:47 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1200 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:47 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1200 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:47 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1200 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:47 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1200 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:47 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1200 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:47 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1200 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:14:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:14:52 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:52 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:14:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:14:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:14:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:14:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:14:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:14:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:14:57 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:14:57 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:14:58 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:14:58 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:14:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:14:58 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:14:58 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:14:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:14:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:14:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:14:58 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:14:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:14:59 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:14:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:14:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:14:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:14:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:14:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:14:59 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:14:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:14:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:14:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:14:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:00 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:15:00 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:15:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:01 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:15:01 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:15:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:02 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:15:02 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:15:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:03 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:15:03 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:15:04 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:15:04 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:15:05 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:15:05 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:15:05 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:15:06 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:15:06 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:15:07 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:15:07 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:15:08 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:15:08 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:15:09 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:15:09 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:15:10 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:15:10 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:15:11 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:15:11 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:15:12 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:15:12 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:15:13 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:15:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:15:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:15:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:15:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:15:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:15:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:15:13 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:15:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:15:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:15:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3313 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3313 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3313 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3313 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3313 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3313 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:15:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:15:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:15:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:15:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:15:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:15:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:15:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:15:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:15:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:15:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:15:18 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:15:18 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:15:18 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:15:18 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:15:18 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:15:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:15:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:15:18 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:15:18 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:19 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:15:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:19 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:15:20 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:15:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:20 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:15:21 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:15:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:21 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:15:22 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:15:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:22 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:15:22 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:15:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:23 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:15:23 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:15:24 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:15:24 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:15:25 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:15:25 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:15:26 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:15:26 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:15:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:15:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:15:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:15:26 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:15:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:15:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:15:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:15:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:15:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:15:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:15:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:15:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:15:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:15:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:15:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:15:31 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:31 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:15:32 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:15:32 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:15:32 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:15:32 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:15:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:15:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:15:32 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:15:32 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:32 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:33 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:15:33 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:15:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:34 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:15:34 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:15:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:35 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:15:35 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:15:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:36 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:15:36 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:15:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:37 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:15:37 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:15:37 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:15:38 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:15:38 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:15:39 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:15:39 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:15:40 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:15:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:15:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:15:40 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:15:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:15:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:15:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:15:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:15:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:15:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:15:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:15:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:15:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:15:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:15:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:15:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:15:45 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:15:45 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:15:45 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:15:45 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:15:46 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:15:46 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:15:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:15:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:15:46 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:15:46 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:46 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:46 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:15:47 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:15:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:47 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:15:48 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:15:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:48 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:15:49 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:15:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:49 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:15:50 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:15:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:15:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:15:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:15:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:15:50 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:15:51 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:15:51 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:15:52 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:15:52 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:15:53 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:15:53 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:15:53 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:15:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:15:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:15:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:15:54 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:15:54 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:15:54 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:15:54 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:15:55 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:15:55 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:15:56 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:15:56 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:15:57 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:15:57 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:15:58 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:15:58 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:15:59 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:15:59 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:16:00 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:16:00 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:16:01 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:16:01 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:16:01 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:16:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:16:02 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:16:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:16:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:16:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:16:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:16:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:16:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:16:07 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:16:07 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:16:07 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:16:07 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:16:07 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:16:07 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:16:07 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:16:07 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:16:07 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:16:07 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:16:07 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:16:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:16:07 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:16:07 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:08 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:16:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:08 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:16:08 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -949us; resetting the clock
2025-03-12 06:16:09 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:16:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:09 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:16:09 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:16:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:10 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:16:10 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:16:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:11 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:16:11 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:16:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:12 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:16:12 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:16:13 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:16:13 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:16:13 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -578us; resetting the clock
2025-03-12 06:16:14 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:16:14 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:16:15 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:16:15 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:16:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:16:15 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:16:15 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:16 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:16:16 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:16:17 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:16:17 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:16:17 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:16:18 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:16:18 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:16:19 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:16:19 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:16:20 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:16:20 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:16:21 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:16:21 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:16:22 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:16:22 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:16:23 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:16:23 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:16:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:16:23 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:16:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:16:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:16:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:16:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:16:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:16:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:16:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:16:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:16:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:16:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:16:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:16:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:16:28 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:28 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:16:29 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:16:29 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:16:29 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:29 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:16:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:16:29 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:16:29 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:29 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:30 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:16:30 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:16:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:31 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:16:31 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:16:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:32 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:16:32 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:16:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:33 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:16:33 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:16:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:33 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:16:34 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:16:34 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:16:35 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:16:35 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:16:36 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:16:36 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:16:37 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:16:37 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:16:37 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:16:37 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:37 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:16:38 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:16:38 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:16:39 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:16:39 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:16:40 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:16:40 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:16:41 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:16:41 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:16:41 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:16:42 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:16:42 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:16:43 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:16:43 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:16:44 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:16:44 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:16:45 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:16:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:16:45 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:16:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3610 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:16:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3610 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3610 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3610 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3610 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3610 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3610 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3610 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:16:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:16:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:16:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:16:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:16:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:16:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:16:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:16:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:16:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:16:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:16:50 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:16:50 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:16:50 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:16:51 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:16:51 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:16:51 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:16:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:16:51 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:16:51 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:51 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:51 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:16:52 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:16:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:52 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:16:53 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:16:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:53 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:16:54 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:16:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:54 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:16:55 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:16:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:16:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:16:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:16:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:16:55 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:16:56 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:16:56 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:16:57 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:16:57 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:16:58 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:16:58 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:16:58 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:16:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:16:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:16:59 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:16:59 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:16:59 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:16:59 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:17:00 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:17:00 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:17:01 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:17:01 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:17:02 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:17:02 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:17:03 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:17:03 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:17:04 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:17:04 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:17:05 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:17:05 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:17:06 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:17:06 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:17:06 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:17:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:17:07 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:17:07 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:07 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:17:07 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:17:08 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:17:08 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:17:09 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:17:09 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:17:10 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:17:10 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:17:11 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:17:11 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:17:12 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:17:12 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:17:13 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:17:13 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:17:14 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:17:14 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:17:14 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:17:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:17:15 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:17:15 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:15 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:17:15 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:17:16 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:17:16 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:17:17 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:17:17 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:17:18 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:17:18 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:17:19 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:17:19 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:17:20 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:17:20 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:17:21 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:17:21 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:17:22 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:17:22 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:17:22 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:17:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:17:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:17:23 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:17:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:17:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:17:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:17:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:17:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:17:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:17:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:17:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:17:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:17:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:17:28 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:17:28 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:17:28 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:28 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:17:28 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:17:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:17:28 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:17:28 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:29 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:17:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:29 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:17:30 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:17:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:30 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:17:31 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:17:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:31 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:17:32 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:17:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:32 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:17:32 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:17:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:33 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:17:33 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:17:34 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:17:34 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:17:35 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:17:35 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:17:36 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:17:36 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:17:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:17:36 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:17:36 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:37 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:17:37 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:17:38 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:17:38 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:17:39 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:17:39 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:17:40 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:17:40 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:17:40 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:17:41 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:17:41 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:17:42 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:17:42 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:17:43 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:17:43 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:17:44 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:17:44 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:17:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:17:44 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:17:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3599 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:17:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:17:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3600 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:17:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3600 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:17:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3600 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:17:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3600 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:17:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3600 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:17:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3600 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:17:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3600 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:17:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3600 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:17:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:17:49 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:17:49 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:17:49 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:17:49 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:17:49 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:17:49 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:17:49 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:17:49 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:17:49 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:17:49 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:17:49 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:17:50 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:17:50 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:17:50 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:17:50 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:17:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:17:50 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:17:50 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:50 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:51 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:17:51 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:17:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:52 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:17:52 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:17:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:53 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:17:53 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:17:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:54 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:17:54 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:17:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:17:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:17:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:17:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:17:55 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:17:55 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:17:55 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:17:56 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:17:56 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:17:57 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:17:57 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:17:58 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:17:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:17:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:17:58 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:17:58 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:17:58 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:17:59 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:17:59 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:18:00 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:18:00 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:18:01 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:18:01 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:18:02 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:18:02 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:18:03 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:18:03 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:18:03 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:18:04 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:18:04 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:18:05 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:18:05 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:18:06 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:18:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:18:06 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:18:06 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:06 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:18:07 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:18:07 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:18:08 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:18:08 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:18:09 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:18:09 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:18:10 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:18:10 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:18:11 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:18:11 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:18:11 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:18:12 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:18:12 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:18:13 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:18:13 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:18:14 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:18:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:18:14 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:18:14 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:14 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:18:15 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:18:15 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:18:16 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:18:16 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:18:17 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:18:17 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:18:18 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:18:18 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:18:19 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:18:19 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:18:20 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:18:20 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:18:20 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:18:21 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:18:21 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:18:22 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:18:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:18:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:18:22 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:18:22 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7096 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:18:22 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7096 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:18:22 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7096 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:18:22 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7096 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:18:22 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7096 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:18:22 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7096 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:18:22 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7096 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:18:22 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7096 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:18:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:18:27 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:18:27 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:18:27 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:18:27 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:18:27 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:18:27 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:18:27 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:18:27 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:18:27 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:18:27 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:18:27 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:18:28 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:18:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:18:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:18:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:18:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:18:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:18:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:18:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:18:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:18:28 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:18:28 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:28 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:18:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:18:28 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:18:28 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:28 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:18:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:18:29 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:18:29 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:18:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:18:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:18:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:18:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:18:30 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:18:30 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:18:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:18:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:18:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:18:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:18:30 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:18:31 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:18:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:18:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:18:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:18:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:18:31 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:18:32 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:18:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:18:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:18:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:18:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:18:32 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:18:33 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:18:33 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:18:34 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:18:34 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:18:35 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:18:35 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:18:36 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:18:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:18:36 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:18:36 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:36 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:18:37 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:18:37 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:18:38 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:18:38 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:18:38 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:18:39 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:18:39 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:18:40 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:18:40 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:18:41 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:18:41 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:18:42 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:18:42 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:18:43 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:18:43 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:18:44 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:18:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:18:44 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:18:44 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:44 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:18:45 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:18:45 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:18:46 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:18:46 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:18:46 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:18:47 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:18:47 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:18:48 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:18:48 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:18:49 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:18:49 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:18:50 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:18:50 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:18:51 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:18:51 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:18:52 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:18:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:18:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:18:52 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:18:52 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:18:52 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:18:53 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:18:53 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:18:54 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:18:54 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:18:54 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:18:55 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:18:55 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:18:56 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:18:56 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:18:57 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:18:57 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:18:58 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:18:58 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:18:59 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:18:59 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:19:00 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:19:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:19:00 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:19:00 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:00 [DEBUG] clck_gen.py:117 IND CLOCK 7140
2025-03-12 06:19:01 [DEBUG] clck_gen.py:117 IND CLOCK 7242
2025-03-12 06:19:01 [DEBUG] clck_gen.py:117 IND CLOCK 7344
2025-03-12 06:19:02 [DEBUG] clck_gen.py:117 IND CLOCK 7446
2025-03-12 06:19:02 [DEBUG] clck_gen.py:117 IND CLOCK 7548
2025-03-12 06:19:02 [DEBUG] clck_gen.py:117 IND CLOCK 7650
2025-03-12 06:19:03 [DEBUG] clck_gen.py:117 IND CLOCK 7752
2025-03-12 06:19:03 [DEBUG] clck_gen.py:117 IND CLOCK 7854
2025-03-12 06:19:04 [DEBUG] clck_gen.py:117 IND CLOCK 7956
2025-03-12 06:19:04 [DEBUG] clck_gen.py:117 IND CLOCK 8058
2025-03-12 06:19:05 [DEBUG] clck_gen.py:117 IND CLOCK 8160
2025-03-12 06:19:05 [DEBUG] clck_gen.py:117 IND CLOCK 8262
2025-03-12 06:19:06 [DEBUG] clck_gen.py:117 IND CLOCK 8364
2025-03-12 06:19:06 [DEBUG] clck_gen.py:117 IND CLOCK 8466
2025-03-12 06:19:07 [DEBUG] clck_gen.py:117 IND CLOCK 8568
2025-03-12 06:19:07 [DEBUG] clck_gen.py:117 IND CLOCK 8670
2025-03-12 06:19:08 [DEBUG] clck_gen.py:117 IND CLOCK 8772
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:19:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:19:08 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:19:08 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:08 [DEBUG] clck_gen.py:117 IND CLOCK 8874
2025-03-12 06:19:09 [DEBUG] clck_gen.py:117 IND CLOCK 8976
2025-03-12 06:19:09 [DEBUG] clck_gen.py:117 IND CLOCK 9078
2025-03-12 06:19:10 [DEBUG] clck_gen.py:117 IND CLOCK 9180
2025-03-12 06:19:10 [DEBUG] clck_gen.py:117 IND CLOCK 9282
2025-03-12 06:19:10 [DEBUG] clck_gen.py:117 IND CLOCK 9384
2025-03-12 06:19:11 [DEBUG] clck_gen.py:117 IND CLOCK 9486
2025-03-12 06:19:11 [DEBUG] clck_gen.py:117 IND CLOCK 9588
2025-03-12 06:19:12 [DEBUG] clck_gen.py:117 IND CLOCK 9690
2025-03-12 06:19:12 [DEBUG] clck_gen.py:117 IND CLOCK 9792
2025-03-12 06:19:13 [DEBUG] clck_gen.py:117 IND CLOCK 9894
2025-03-12 06:19:13 [DEBUG] clck_gen.py:117 IND CLOCK 9996
2025-03-12 06:19:14 [DEBUG] clck_gen.py:117 IND CLOCK 10098
2025-03-12 06:19:14 [DEBUG] clck_gen.py:117 IND CLOCK 10200
2025-03-12 06:19:15 [DEBUG] clck_gen.py:117 IND CLOCK 10302
2025-03-12 06:19:15 [DEBUG] clck_gen.py:117 IND CLOCK 10404
2025-03-12 06:19:16 [DEBUG] clck_gen.py:117 IND CLOCK 10506
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:19:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:19:16 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:19:16 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:16 [DEBUG] clck_gen.py:117 IND CLOCK 10608
2025-03-12 06:19:17 [DEBUG] clck_gen.py:117 IND CLOCK 10710
2025-03-12 06:19:17 [DEBUG] clck_gen.py:117 IND CLOCK 10812
2025-03-12 06:19:18 [DEBUG] clck_gen.py:117 IND CLOCK 10914
2025-03-12 06:19:18 [DEBUG] clck_gen.py:117 IND CLOCK 11016
2025-03-12 06:19:18 [DEBUG] clck_gen.py:117 IND CLOCK 11118
2025-03-12 06:19:19 [DEBUG] clck_gen.py:117 IND CLOCK 11220
2025-03-12 06:19:19 [DEBUG] clck_gen.py:117 IND CLOCK 11322
2025-03-12 06:19:20 [DEBUG] clck_gen.py:117 IND CLOCK 11424
2025-03-12 06:19:20 [DEBUG] clck_gen.py:117 IND CLOCK 11526
2025-03-12 06:19:21 [DEBUG] clck_gen.py:117 IND CLOCK 11628
2025-03-12 06:19:21 [DEBUG] clck_gen.py:117 IND CLOCK 11730
2025-03-12 06:19:22 [DEBUG] clck_gen.py:117 IND CLOCK 11832
2025-03-12 06:19:22 [DEBUG] clck_gen.py:117 IND CLOCK 11934
2025-03-12 06:19:23 [DEBUG] clck_gen.py:117 IND CLOCK 12036
2025-03-12 06:19:23 [DEBUG] clck_gen.py:117 IND CLOCK 12138
2025-03-12 06:19:24 [DEBUG] clck_gen.py:117 IND CLOCK 12240
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:19:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:19:24 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:19:24 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:24 [DEBUG] clck_gen.py:117 IND CLOCK 12342
2025-03-12 06:19:25 [DEBUG] clck_gen.py:117 IND CLOCK 12444
2025-03-12 06:19:25 [DEBUG] clck_gen.py:117 IND CLOCK 12546
2025-03-12 06:19:26 [DEBUG] clck_gen.py:117 IND CLOCK 12648
2025-03-12 06:19:26 [DEBUG] clck_gen.py:117 IND CLOCK 12750
2025-03-12 06:19:26 [DEBUG] clck_gen.py:117 IND CLOCK 12852
2025-03-12 06:19:27 [DEBUG] clck_gen.py:117 IND CLOCK 12954
2025-03-12 06:19:27 [DEBUG] clck_gen.py:117 IND CLOCK 13056
2025-03-12 06:19:28 [DEBUG] clck_gen.py:117 IND CLOCK 13158
2025-03-12 06:19:28 [DEBUG] clck_gen.py:117 IND CLOCK 13260
2025-03-12 06:19:29 [DEBUG] clck_gen.py:117 IND CLOCK 13362
2025-03-12 06:19:29 [DEBUG] clck_gen.py:117 IND CLOCK 13464
2025-03-12 06:19:30 [DEBUG] clck_gen.py:117 IND CLOCK 13566
2025-03-12 06:19:30 [DEBUG] clck_gen.py:117 IND CLOCK 13668
2025-03-12 06:19:31 [DEBUG] clck_gen.py:117 IND CLOCK 13770
2025-03-12 06:19:31 [DEBUG] clck_gen.py:117 IND CLOCK 13872
2025-03-12 06:19:32 [DEBUG] clck_gen.py:117 IND CLOCK 13974
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:19:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:19:32 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:19:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=14074 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:19:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=14074 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=14074 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=14074 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=14074 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=14074 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:19:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:19:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:19:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:19:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:19:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:19:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:19:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:19:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:19:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:19:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:19:37 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:37 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:19:38 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:19:38 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:19:38 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:19:38 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:19:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:19:38 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:19:38 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:38 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:19:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:19:39 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:19:39 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:19:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:19:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:19:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:19:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:19:39 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:19:40 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:19:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:19:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:19:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:19:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:19:40 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:19:41 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:19:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:19:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:19:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:19:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:19:41 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:19:42 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:19:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:19:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:19:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:19:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:19:42 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:19:43 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:19:43 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:19:44 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:19:44 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:19:45 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:19:45 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:19:46 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:19:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:19:46 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:19:46 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:46 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:19:47 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:19:47 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:19:48 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:19:48 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:19:48 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:19:49 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:19:49 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:19:50 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:19:50 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:19:51 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:19:51 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:19:52 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:19:52 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:19:53 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:19:53 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:19:54 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:19:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:19:54 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:19:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3606 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3607 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:19:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:19:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:19:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:19:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:19:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:19:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:19:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:19:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:19:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:19:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:19:59 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:19:59 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:19:59 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:19:59 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:19:59 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:19:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:19:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:19:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:20:00 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:20:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:00 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:20:01 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:20:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=509): ver=1 fn=508 tn=0 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=509): ver=1 fn=508 tn=1 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=509): ver=1 fn=508 tn=2 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=509): ver=1 fn=508 tn=3 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=509): ver=1 fn=508 tn=4 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=509): ver=1 fn=508 tn=5 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=509): ver=1 fn=508 tn=6 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=509): ver=1 fn=508 tn=7 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=507 tn=1 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=507 tn=2 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=507 tn=3 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=507 tn=4 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=507 tn=5 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=507 tn=6 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=507 tn=7 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=508 tn=0 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=508 tn=1 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=508 tn=2 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=508 tn=3 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=508 tn=4 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=508 tn=5 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=508 tn=6 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=509): fn=508 tn=7 pwr=0
2025-03-12 06:20:01 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=565): fn=564 tn=1 bl=148 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=565): fn=564 tn=2 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=565): fn=564 tn=3 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=565): fn=564 tn=4 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=565): fn=564 tn=5 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=565): fn=564 tn=6 pwr=0
2025-03-12 06:20:01 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=565): fn=564 tn=7 pwr=0
2025-03-12 06:20:02 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:20:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:02 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:20:03 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:20:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:03 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:20:04 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:20:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:04 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:20:04 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:20:05 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:20:05 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:20:06 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:20:06 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:20:07 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:20:07 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:20:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:20:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:20:07 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:20:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:20:12 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:20:12 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:20:12 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:20:12 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:20:12 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:20:12 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:20:12 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:20:12 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:20:12 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:20:12 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:12 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:20:13 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:20:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:20:13 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:20:13 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:20:13 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:20:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:20:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:20:13 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:14 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:20:14 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:20:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:15 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:20:15 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:20:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:16 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:20:16 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:20:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:17 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:20:17 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:20:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:18 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:20:18 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:20:19 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:20:19 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:20:20 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:20:20 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1717): fn=1715 tn=5 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1716 tn=0 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1716 tn=1 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1716 tn=2 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1716 tn=3 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1716 tn=4 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1716 tn=5 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1716 tn=6 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1716 tn=7 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1717 tn=0 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1717 tn=1 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1717 tn=2 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1717 tn=3 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1717 tn=4 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1717 tn=5 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1717 tn=6 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=1718): ver=1 fn=1717 tn=7 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1715 tn=6 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1715 tn=7 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1716 tn=0 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1716 tn=1 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1716 tn=2 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1716 tn=3 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1716 tn=4 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1716 tn=5 bl=148 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1716 tn=6 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1716 tn=7 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1717 tn=0 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1717 tn=1 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1717 tn=2 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1717 tn=3 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1717 tn=4 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1717 tn=5 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1717 tn=6 pwr=0
2025-03-12 06:20:20 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=1718): fn=1717 tn=7 pwr=0
2025-03-12 06:20:20 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:20:21 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:20:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:20:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:20:21 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:20:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1868 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:20:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:20:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:20:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:20:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:20:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:20:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:20:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:20:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:20:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:20:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:20:26 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:26 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:20:27 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:20:27 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:20:27 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:20:27 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:20:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:20:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:20:27 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:28 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:20:28 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:20:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:28 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -2786us; resetting the clock
2025-03-12 06:20:28 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:20:29 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:20:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:29 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:20:30 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:20:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:30 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:20:31 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:20:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:31 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:20:32 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:20:32 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:20:33 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:20:33 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:20:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:20:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:20:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:20:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:20:33 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:20:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:20:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:20:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:20:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:20:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:20:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:20:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:20:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:20:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:20:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:20:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:20:38 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:38 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:20:39 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:20:39 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:20:39 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:20:39 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:20:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:20:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:20:39 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:40 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:20:40 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:20:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:41 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:20:41 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:20:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:42 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:20:42 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:20:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:43 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:20:43 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:20:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:44 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:20:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:20:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:20:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1131 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1131 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1131 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1131 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1131 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1131 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:44 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1131 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:20:44 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:20:44 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:20:45 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:20:45 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:20:46 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:20:46 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:20:47 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:20:47 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:20:48 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:20:48 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:20:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:20:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:20:49 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:20:49 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:20:49 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:20:49 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:20:49 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:20:49 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:20:49 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:20:49 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:20:49 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:20:49 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:20:49 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:20:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:20:49 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:20:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:20:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:20:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:20:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:20:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:20:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:20:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:20:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:20:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:20:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:20:54 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:20:54 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:20:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:20:54 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:20:54 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:20:54 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:20:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:20:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:20:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:20:55 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:20:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:55 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:20:55 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:20:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:56 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:20:56 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:20:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:57 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:20:57 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:20:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:58 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:20:58 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:20:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:20:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:20:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:20:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:20:59 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:20:59 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:21:00 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:21:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:00 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:21:01 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:21:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:01 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:21:02 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:21:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:02 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:21:03 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:21:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:03 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:21:03 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:21:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:04 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:21:04 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:21:05 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:21:05 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:21:06 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:21:06 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:21:07 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:21:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:07 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:21:08 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:21:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:08 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:21:09 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:21:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:09 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:21:10 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:21:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:10 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:21:11 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:21:11 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:21:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:11 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:21:12 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:21:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:12 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:21:13 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:21:13 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:21:14 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:21:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:21:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:21:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:21:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:21:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:21:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:21:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:21:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:21:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:21:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:21:14 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4458 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4458 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4458 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4458 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4458 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4458 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4458 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4459 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4459 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4459 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4459 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4459 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4459 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4459 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4459 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:21:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:21:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:21:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:21:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:21:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:21:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:21:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:21:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:21:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:21:19 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:21:19 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:19 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:21:20 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:21:20 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:21:20 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:21:20 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:21:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:21:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:21:20 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:21:20 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD NOHANDOVER
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=130 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=131 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=132 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=133 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=134 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=135 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=136 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=137 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=138 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=139 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=140 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=141 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=143 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=144 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=145 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=146 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=147 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=148 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=149 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=150 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=151 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=152 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=153 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=154 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=156 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=157 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=158 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=159 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=160 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=161 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=162 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=163 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=164 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=165 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=166 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=167 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=169 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=170 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=171 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=172 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=173 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=174 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=175 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=176 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=177 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=178 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=179 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=180 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=182 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=183 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=184 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=185 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=186 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=187 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=188 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=189 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=190 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=191 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=192 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=193 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=195 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=196 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=197 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=198 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=199 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=200 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=201 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=202 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=203 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=204 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=205 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=206 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=208 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=209 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=210 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=211 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=212 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=213 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=214 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=215 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=216 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:21:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD NOHANDOVER
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:21:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:21:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:21:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:21:21 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:21:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=303 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=303 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=303 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=303 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=303 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:21:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:21:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:21:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:21:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:21:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:21:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:21:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:21:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:21:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:21:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:21:26 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:21:26 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:21:26 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:21:26 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:21:26 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:21:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:21:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:21:26 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:21:26 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD NOHANDOVER
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=130 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=131 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=132 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=133 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=134 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=135 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=136 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=137 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=138 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=139 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=140 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=141 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=143 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=144 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=145 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=146 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=147 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=148 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=149 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=150 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=151 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=152 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=153 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=154 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=156 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=157 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=158 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=159 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=160 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=161 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=162 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=163 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=164 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=165 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=166 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=167 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=169 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=170 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=171 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=172 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=173 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=174 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=175 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=176 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=177 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=178 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=179 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=180 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=182 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=183 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=184 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=185 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=186 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=187 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=188 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=189 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=190 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=191 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=192 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:26 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=193 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=195 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=196 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=197 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=198 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=199 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=200 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=201 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=202 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=203 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=204 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=205 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=206 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=208 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=209 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=210 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=211 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=212 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=213 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=214 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=215 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [ERROR] data_if.py:108 Failed to encode a TRXD message ('fn=216 tn=0 bl=148 rssi=-122 toa256=0') due to error: RSSI -122 is out of range
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD NOHANDOVER
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:21:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:21:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:21:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:21:27 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:21:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:21:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:21:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:21:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:21:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:21:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:21:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:21:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:21:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:21:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:21:32 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:21:32 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:21:32 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:21:33 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:21:33 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:21:33 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:21:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:21:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:33 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:21:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:21:33 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:21:34 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:21:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:21:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:21:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:21:34 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:21:35 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:21:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:21:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:21:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:21:35 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:21:36 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:21:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:21:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:21:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:21:36 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:21:37 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:21:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:21:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:21:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:21:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:21:37 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:21:38 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:21:38 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:21:39 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:21:39 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:21:40 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:21:40 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:21:40 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:21:41 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:21:41 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:21:42 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:21:42 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:21:43 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:21:43 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:21:44 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:21:44 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:21:45 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:21:45 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:21:46 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:21:46 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:21:47 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:21:47 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:21:48 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:21:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:21:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:21:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:21:48 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:21:48 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:21:49 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:21:49 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:21:50 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:21:50 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:21:51 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:21:51 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:21:52 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:21:52 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:21:53 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:21:53 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:21:54 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:21:54 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:21:55 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:21:55 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:21:56 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:21:56 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:21:56 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:21:57 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:21:57 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:21:58 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:21:58 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:21:59 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:21:59 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:22:00 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:22:00 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:22:00 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -6438us; resetting the clock
2025-03-12 06:22:01 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:22:01 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:22:02 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:22:02 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:22:02 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -1187us; resetting the clock
2025-03-12 06:22:03 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:22:03 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:22:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:22:03 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -1917us; resetting the clock
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:22:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:22:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:04 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:22:04 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:22:05 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:22:05 [DEBUG] clck_gen.py:117 IND CLOCK 7140
2025-03-12 06:22:05 [DEBUG] clck_gen.py:117 IND CLOCK 7242
2025-03-12 06:22:06 [DEBUG] clck_gen.py:117 IND CLOCK 7344
2025-03-12 06:22:06 [DEBUG] clck_gen.py:117 IND CLOCK 7446
2025-03-12 06:22:07 [DEBUG] clck_gen.py:117 IND CLOCK 7548
2025-03-12 06:22:07 [DEBUG] clck_gen.py:117 IND CLOCK 7650
2025-03-12 06:22:08 [DEBUG] clck_gen.py:117 IND CLOCK 7752
2025-03-12 06:22:08 [DEBUG] clck_gen.py:117 IND CLOCK 7854
2025-03-12 06:22:09 [DEBUG] clck_gen.py:117 IND CLOCK 7956
2025-03-12 06:22:09 [DEBUG] clck_gen.py:117 IND CLOCK 8058
2025-03-12 06:22:10 [DEBUG] clck_gen.py:117 IND CLOCK 8160
2025-03-12 06:22:10 [DEBUG] clck_gen.py:117 IND CLOCK 8262
2025-03-12 06:22:11 [DEBUG] clck_gen.py:117 IND CLOCK 8364
2025-03-12 06:22:11 [DEBUG] clck_gen.py:117 IND CLOCK 8466
2025-03-12 06:22:12 [DEBUG] clck_gen.py:117 IND CLOCK 8568
2025-03-12 06:22:12 [DEBUG] clck_gen.py:117 IND CLOCK 8670
2025-03-12 06:22:13 [DEBUG] clck_gen.py:117 IND CLOCK 8772
2025-03-12 06:22:13 [DEBUG] clck_gen.py:117 IND CLOCK 8874
2025-03-12 06:22:13 [DEBUG] clck_gen.py:117 IND CLOCK 8976
2025-03-12 06:22:14 [DEBUG] clck_gen.py:117 IND CLOCK 9078
2025-03-12 06:22:14 [DEBUG] clck_gen.py:117 IND CLOCK 9180
2025-03-12 06:22:15 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -20us; resetting the clock
2025-03-12 06:22:15 [DEBUG] clck_gen.py:117 IND CLOCK 9282
2025-03-12 06:22:15 [DEBUG] clck_gen.py:117 IND CLOCK 9384
2025-03-12 06:22:16 [DEBUG] clck_gen.py:117 IND CLOCK 9486
2025-03-12 06:22:16 [DEBUG] clck_gen.py:117 IND CLOCK 9588
2025-03-12 06:22:17 [DEBUG] clck_gen.py:117 IND CLOCK 9690
2025-03-12 06:22:17 [DEBUG] clck_gen.py:117 IND CLOCK 9792
2025-03-12 06:22:18 [DEBUG] clck_gen.py:117 IND CLOCK 9894
2025-03-12 06:22:18 [DEBUG] clck_gen.py:117 IND CLOCK 9996
2025-03-12 06:22:19 [DEBUG] clck_gen.py:117 IND CLOCK 10098
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:22:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:22:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:22:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:19 [DEBUG] clck_gen.py:117 IND CLOCK 10200
2025-03-12 06:22:20 [DEBUG] clck_gen.py:117 IND CLOCK 10302
2025-03-12 06:22:20 [DEBUG] clck_gen.py:117 IND CLOCK 10404
2025-03-12 06:22:21 [DEBUG] clck_gen.py:117 IND CLOCK 10506
2025-03-12 06:22:21 [DEBUG] clck_gen.py:117 IND CLOCK 10608
2025-03-12 06:22:21 [DEBUG] clck_gen.py:117 IND CLOCK 10710
2025-03-12 06:22:22 [DEBUG] clck_gen.py:117 IND CLOCK 10812
2025-03-12 06:22:22 [DEBUG] clck_gen.py:117 IND CLOCK 10914
2025-03-12 06:22:23 [DEBUG] clck_gen.py:117 IND CLOCK 11016
2025-03-12 06:22:23 [DEBUG] clck_gen.py:117 IND CLOCK 11118
2025-03-12 06:22:24 [DEBUG] clck_gen.py:117 IND CLOCK 11220
2025-03-12 06:22:24 [DEBUG] clck_gen.py:117 IND CLOCK 11322
2025-03-12 06:22:25 [DEBUG] clck_gen.py:117 IND CLOCK 11424
2025-03-12 06:22:25 [DEBUG] clck_gen.py:117 IND CLOCK 11526
2025-03-12 06:22:26 [DEBUG] clck_gen.py:117 IND CLOCK 11628
2025-03-12 06:22:26 [DEBUG] clck_gen.py:117 IND CLOCK 11730
2025-03-12 06:22:27 [DEBUG] clck_gen.py:117 IND CLOCK 11832
2025-03-12 06:22:27 [DEBUG] clck_gen.py:117 IND CLOCK 11934
2025-03-12 06:22:28 [DEBUG] clck_gen.py:117 IND CLOCK 12036
2025-03-12 06:22:28 [DEBUG] clck_gen.py:117 IND CLOCK 12138
2025-03-12 06:22:29 [DEBUG] clck_gen.py:117 IND CLOCK 12240
2025-03-12 06:22:29 [DEBUG] clck_gen.py:117 IND CLOCK 12342
2025-03-12 06:22:29 [DEBUG] clck_gen.py:117 IND CLOCK 12444
2025-03-12 06:22:30 [DEBUG] clck_gen.py:117 IND CLOCK 12546
2025-03-12 06:22:30 [DEBUG] clck_gen.py:117 IND CLOCK 12648
2025-03-12 06:22:31 [DEBUG] clck_gen.py:117 IND CLOCK 12750
2025-03-12 06:22:31 [DEBUG] clck_gen.py:117 IND CLOCK 12852
2025-03-12 06:22:32 [DEBUG] clck_gen.py:117 IND CLOCK 12954
2025-03-12 06:22:32 [DEBUG] clck_gen.py:117 IND CLOCK 13056
2025-03-12 06:22:33 [DEBUG] clck_gen.py:117 IND CLOCK 13158
2025-03-12 06:22:33 [DEBUG] clck_gen.py:117 IND CLOCK 13260
2025-03-12 06:22:34 [DEBUG] clck_gen.py:117 IND CLOCK 13362
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:22:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:22:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:22:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:22:34 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:22:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:22:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:22:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:22:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:22:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:22:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:22:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:22:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:22:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:22:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:22:39 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:22:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:22:39 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:22:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:22:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:22:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:22:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:22:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:22:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:22:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:22:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:22:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:22:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:22:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:22:44 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:22:44 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:22:45 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:22:45 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:22:45 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:22:45 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:22:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:22:45 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:22:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:45 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:22:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:22:46 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:22:46 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:22:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:22:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:22:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:22:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:22:47 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:22:47 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:22:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:22:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:22:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:22:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:22:47 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:22:48 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:22:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:22:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:22:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:22:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:22:48 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:22:49 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:22:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:22:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:22:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:22:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:22:49 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:22:50 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:22:50 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:22:51 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:22:51 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:22:52 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:22:52 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:22:53 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:22:53 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:22:54 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:22:54 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:22:55 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:22:55 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:22:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:22:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:22:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:22:55 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:22:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:22:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:22:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:22:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:22:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:22:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:22:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:22:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:23:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:23:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:23:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:23:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:23:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:23:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:23:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:23:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:23:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:23:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:23:00 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:00 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:23:01 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:23:01 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:23:01 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:23:01 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:23:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:23:01 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:23:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:01 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:02 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:23:02 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:23:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:03 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:23:03 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:23:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:04 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:23:04 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:23:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:04 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:23:05 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:23:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:05 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:23:06 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:23:06 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:23:07 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:23:07 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:23:08 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:23:08 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:23:09 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:23:09 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:23:10 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:23:10 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:23:11 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:23:11 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:23:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:23:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:23:11 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:23:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2379 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:23:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:23:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:23:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:23:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:23:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:23:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:23:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:23:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:23:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:23:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:23:16 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:16 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:23:17 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:23:17 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:23:17 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:23:17 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:23:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:23:17 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:23:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:17 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:18 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:23:18 [DEBUG] fake_trx.py:263 (MS@172.18.180.22:6700) Recv SETTA cmd
2025-03-12 06:23:18 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:23:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:19 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:23:19 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:23:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:19 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:23:20 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:23:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:20 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:23:21 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:23:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:21 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:23:22 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:23:22 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:23:23 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:23:23 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:23:24 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:23:24 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:23:25 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:23:25 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:23:26 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:23:26 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:23:27 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:23:27 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:23:27 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:23:28 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:23:28 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:23:29 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:23:29 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:23:30 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:23:30 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:23:31 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:23:31 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:23:32 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:23:32 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:23:33 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:23:33 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:23:34 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:23:34 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:23:35 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:23:35 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:23:35 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:23:36 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:23:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:23:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:23:36 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4372 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4372 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4372 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4372 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4372 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4372 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:23:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:23:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:23:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:23:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:23:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:23:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:23:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:23:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:23:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:23:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:23:41 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:41 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:23:42 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:23:42 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:23:42 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:23:42 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:23:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:23:42 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:23:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:42 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:43 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:23:43 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:23:43 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -2931us; resetting the clock
2025-03-12 06:23:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:44 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:23:44 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:23:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:45 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:23:45 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:23:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:46 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:23:46 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:23:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:47 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:23:47 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:23:48 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:23:48 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:23:48 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:23:49 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:23:49 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:23:50 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:23:50 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:23:51 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:23:51 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:23:52 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:23:52 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:23:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:23:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:23:52 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:23:52 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2378 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:52 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2378 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:52 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2378 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:52 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2378 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:52 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2378 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:52 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2378 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:52 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2378 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:52 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2378 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:23:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:23:57 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:23:57 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:23:57 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:23:57 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:23:57 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:23:57 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:23:57 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:23:57 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:23:57 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:23:57 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:23:57 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:23:58 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:23:58 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:23:58 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:58 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:23:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:23:58 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:23:58 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:23:58 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:23:58 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:23:59 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:23:59 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:23:59 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:23:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:23:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:23:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:23:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:00 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:24:00 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:24:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:01 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:24:01 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:24:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:02 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:24:02 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:24:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:03 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:24:03 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:24:04 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:24:04 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:24:04 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:24:05 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:24:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:24:05 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:24:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:24:10 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:24:10 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:24:10 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:24:10 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:24:10 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:24:10 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:24:10 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:24:10 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:24:10 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:24:10 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:10 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:24:11 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:24:11 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:24:11 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:11 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:11 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:11 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:11 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:12 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:24:12 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:24:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:12 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:24:13 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:24:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:13 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:24:14 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:24:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:14 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:24:15 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:24:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:15 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:24:16 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:24:16 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:24:17 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:24:17 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:24:18 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:24:18 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:24:19 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:24:19 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:24:20 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:24:20 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:24:20 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:24:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:24:21 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:24:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2309 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2309 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2309 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2309 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2309 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:21 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2309 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:24:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:24:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:24:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:24:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:24:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:24:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:24:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:24:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:24:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:24:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:24:26 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:24:26 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:24:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:24:26 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:24:26 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:24:26 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:27 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:27 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:28 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:28 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=470 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:28 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=470 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:24:28 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:24:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:24:29 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=602 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=602 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=602 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=602 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=602 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=602 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=602 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=603 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=603 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=603 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=603 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=603 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=603 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=603 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=603 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:24:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:24:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:24:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:24:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:24:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:24:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:24:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:24:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:24:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:24:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:24:34 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:24:34 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:24:34 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:24:34 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:34 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:24:34 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:35 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:35 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=314 tn=1 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=314 tn=2 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=314 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=314 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=314 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=314 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:24:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:24:35 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=316 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=317 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=317 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=317 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=317 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=317 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=317 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=317 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=317 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=318 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=318 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=318 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=318 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=318 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=318 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=318 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=318 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:24:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:24:40 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:24:40 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:24:40 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:24:40 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:24:40 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:24:40 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:24:40 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:24:40 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:24:40 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:24:40 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:40 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:24:41 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:24:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:24:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:24:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:24:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:24:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:24:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:24:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:24:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:24:41 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:24:41 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:41 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:41 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:42 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:24:42 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:24:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:42 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:24:43 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:24:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:43 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=778): ver=1 fn=777 tn=0 bl=148 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=778): ver=1 fn=777 tn=1 bl=148 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=778): ver=1 fn=777 tn=2 bl=148 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=778): ver=1 fn=777 tn=3 bl=148 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=778): ver=1 fn=777 tn=4 bl=148 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=778): ver=1 fn=777 tn=5 bl=148 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=778): ver=1 fn=777 tn=6 bl=148 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=778): ver=1 fn=777 tn=7 bl=148 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=776 tn=1 bl=148 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=776 tn=2 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=776 tn=3 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=776 tn=4 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=776 tn=5 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=776 tn=6 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=776 tn=7 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=777 tn=0 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=777 tn=1 bl=148 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=777 tn=2 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=777 tn=3 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=777 tn=4 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=777 tn=5 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=777 tn=6 pwr=0
2025-03-12 06:24:44 [WARNING] transceiver.py:330 (MS@172.18.180.22:6700) Stale TRXD message (fn=778): fn=777 tn=7 pwr=0
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:24:44 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:44 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:24:45 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:24:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:45 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:24:46 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:24:46 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:24:47 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:47 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:24:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:48 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:24:48 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:24:49 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:24:49 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:24:50 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:24:50 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:24:50 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:51 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:24:51 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:24:52 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:24:52 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:24:53 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:24:53 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:24:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:24:54 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:24:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2938 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2938 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2938 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2938 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2938 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2938 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2938 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=2938 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:24:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:24:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:24:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:24:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:24:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:24:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:24:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:24:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:24:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:24:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:24:59 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:24:59 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:24:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:24:59 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:24:59 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:24:59 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:24:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:24:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:24:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:25:00 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:25:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:00 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:25:01 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:25:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:01 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:25:02 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:25:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:02 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:25:02 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:25:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:03 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:25:03 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:25:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:04 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:25:04 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:25:05 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:25:05 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:25:06 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:25:06 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:25:07 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:25:07 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:25:08 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:25:08 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:25:09 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:25:09 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:25:10 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:25:10 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:25:10 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:25:11 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:25:11 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:25:12 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:25:12 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:25:13 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:25:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:25:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:25:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:25:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:25:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:25:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:25:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:25:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:25:13 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:25:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:25:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:25:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:25:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:25:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:25:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:25:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:25:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:25:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:25:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:25:18 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:19 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:25:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:25:19 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:25:19 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:25:19 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:25:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:25:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:25:19 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:20 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:25:20 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:25:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:21 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:25:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:25:21 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=562 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:21 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=562 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:25:21 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=562 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:21 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=562 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:21 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=562 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:25:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:25:21 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:21 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:25:22 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:25:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:22 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:25:23 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:25:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:23 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:25:24 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:25:24 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:25:25 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:25:25 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:25:26 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:25:26 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:25:27 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:25:27 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:25:28 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:25:28 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:25:29 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:25:29 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:25:29 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:25:30 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:25:30 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:25:31 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:25:31 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:25:32 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:25:32 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:25:33 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:25:33 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:25:34 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:25:34 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:25:35 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:25:35 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:25:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:25:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:25:35 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:25:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3742 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:25:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3742 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3742 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3742 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3742 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3742 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3742 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:35 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3742 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:25:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:25:40 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:25:40 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:25:40 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:25:40 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:25:40 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:25:40 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:25:40 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:25:40 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:25:40 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:25:40 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:25:40 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:25:41 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=0 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=1 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=2 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=3 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=4 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=5 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=6 bl=148 pwr=0
2025-03-12 06:25:41 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=7 bl=148 pwr=0
2025-03-12 06:25:41 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:25:41 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:25:41 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:25:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:25:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:25:41 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:42 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:25:42 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:25:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:43 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:25:43 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:25:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:44 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:25:44 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:25:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:45 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:25:45 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:25:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:25:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:25:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:25:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:25:46 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:25:46 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:25:47 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:25:47 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:25:48 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:25:48 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:25:48 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:25:49 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:25:49 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:25:50 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:25:50 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:25:51 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:25:51 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:25:52 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -3088us; resetting the clock
2025-03-12 06:25:52 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:25:52 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:25:53 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:25:53 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:25:54 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:25:54 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:25:55 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:25:55 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:25:56 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:25:56 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:25:56 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:25:57 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:25:57 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:25:58 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:25:58 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:25:59 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:25:59 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:26:00 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:26:00 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:26:01 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:26:01 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:26:02 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:26:02 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:26:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:26:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:26:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:26:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:26:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:26:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:26:02 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:26:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4772 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4772 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4772 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4772 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4772 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4772 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:26:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:26:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:26:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:26:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:26:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:26:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:26:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:26:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:26:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:26:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:26:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:26:08 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:26:08 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:26:08 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:26:08 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:26:08 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:26:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:26:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:26:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:26:08 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:26:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:09 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:26:09 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:26:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:10 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:26:10 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:26:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:11 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:26:11 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:26:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:12 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:26:12 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:26:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:13 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:26:13 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:26:14 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:26:14 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:26:15 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:26:15 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:26:16 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:26:16 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:26:16 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:26:17 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:26:17 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:26:18 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:26:18 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:26:19 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:26:19 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:26:20 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:26:20 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:26:21 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:26:21 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:26:22 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:26:22 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:26:23 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:26:23 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:26:24 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:26:24 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:26:24 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:26:25 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:26:25 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:26:26 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:26:26 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:26:27 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:26:27 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:26:28 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:26:28 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:26:29 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:26:29 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:26:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:26:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:26:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:26:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:26:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:26:30 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:26:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:26:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4773 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4774 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4774 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4774 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4774 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4774 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4774 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4774 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4774 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:26:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:26:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:26:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:26:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:26:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:26:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:26:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:26:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:26:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:26:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:26:35 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:26:35 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:26:35 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:26:35 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:26:35 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:26:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:26:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:26:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:26:36 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:26:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:36 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:26:36 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:26:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:37 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:26:37 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:26:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:38 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:26:38 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:26:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:39 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:26:39 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:26:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:26:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:26:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:26:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:26:40 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:26:40 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:26:41 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:26:41 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:26:42 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:26:42 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:26:43 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:26:43 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:26:44 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:26:44 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:26:44 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:26:45 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:26:45 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:26:46 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:26:46 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:26:47 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:26:47 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:26:48 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:26:48 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:26:49 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:26:49 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:26:50 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:26:50 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:26:51 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:26:51 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -17220us; resetting the clock
2025-03-12 06:26:51 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:26:52 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:26:52 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:26:52 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:26:53 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:26:53 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:26:54 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:26:54 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:26:55 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:26:55 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:26:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=4553): ver=1 fn=4552 tn=0 bl=148 pwr=0
2025-03-12 06:26:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=4553): ver=1 fn=4552 tn=1 bl=148 pwr=0
2025-03-12 06:26:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=4553): ver=1 fn=4552 tn=2 bl=148 pwr=0
2025-03-12 06:26:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=4553): ver=1 fn=4552 tn=3 bl=148 pwr=0
2025-03-12 06:26:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=4553): ver=1 fn=4552 tn=4 bl=148 pwr=0
2025-03-12 06:26:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=4553): ver=1 fn=4552 tn=5 bl=148 pwr=0
2025-03-12 06:26:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=4553): ver=1 fn=4552 tn=6 bl=148 pwr=0
2025-03-12 06:26:56 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=4553): ver=1 fn=4552 tn=7 bl=148 pwr=0
2025-03-12 06:26:56 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:26:56 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:26:57 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:26:57 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:26:58 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:26:58 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:26:59 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:26:59 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:27:00 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:27:00 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:27:00 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:27:01 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:27:01 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:27:02 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:27:02 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:27:03 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:27:03 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:27:04 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:27:04 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:27:05 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:27:05 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:27:06 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:27:06 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:27:07 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:27:07 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:27:08 [DEBUG] clck_gen.py:117 IND CLOCK 7140
2025-03-12 06:27:08 [DEBUG] clck_gen.py:117 IND CLOCK 7242
2025-03-12 06:27:08 [DEBUG] clck_gen.py:117 IND CLOCK 7344
2025-03-12 06:27:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:27:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:27:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:27:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:27:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:27:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:27:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:27:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:27:09 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:27:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7371 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7371 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7371 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7371 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7371 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7371 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7371 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:27:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:27:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:27:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:27:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:27:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:27:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:27:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:27:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:27:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:27:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:27:14 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:27:14 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:27:14 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:27:14 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:27:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:27:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:27:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:27:15 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:27:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:27:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:27:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:27:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:27:15 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:27:16 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:27:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:27:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:27:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:27:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:27:16 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:27:16 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:27:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:27:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:27:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:27:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:27:17 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:27:17 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:27:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:27:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:27:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:27:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:27:18 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:27:18 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:27:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:27:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:27:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:27:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:27:19 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:27:19 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:27:20 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:27:20 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:27:21 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:27:21 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:27:22 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:27:22 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:27:23 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:27:23 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:27:24 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:27:24 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:27:24 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:27:25 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:27:25 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:27:26 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:27:26 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:27:27 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:27:27 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:27:28 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:27:28 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:27:29 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:27:29 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:27:30 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:27:30 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:27:31 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:27:31 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:27:32 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:27:32 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:27:32 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:27:33 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:27:33 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:27:34 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:27:34 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:27:35 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:27:35 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:27:36 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:27:36 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -11966us; resetting the clock
2025-03-12 06:27:36 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:27:37 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:27:37 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:27:38 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:27:38 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:27:39 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:27:39 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:27:40 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:27:40 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:27:40 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:27:41 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:27:41 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:27:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:27:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:27:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:27:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:27:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:27:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:27:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:27:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:27:42 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:27:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6071 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6071 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6071 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6071 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6071 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=6071 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:27:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:27:47 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:27:47 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:27:47 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:27:47 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:27:47 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:27:47 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:27:47 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:27:47 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:27:47 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:27:47 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:47 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:27:47 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:27:47 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:27:47 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:27:47 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:27:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:27:47 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:27:52 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:27:52 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:27:52 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:27:52 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:27:52 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:27:52 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:27:52 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:27:52 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:27:52 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:27:52 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:27:52 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:52 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:27:53 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:27:53 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:27:53 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:27:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:27:53 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:27:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:27:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:27:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:27:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:27:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:27:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:27:53 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:27:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:27:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:27:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:27:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:27:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:27:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:27:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:27:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:27:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:27:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:27:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:27:58 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:27:58 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:27:58 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:27:58 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:27:58 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:27:58 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:27:58 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:27:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:27:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:27:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:27:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:27:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:27:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:27:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:27:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:27:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:27:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:27:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:27:59 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:27:59 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=128 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:59 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=128 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:59 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=128 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:59 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=128 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:59 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=128 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:27:59 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=128 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:28:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:28:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:28:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:28:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:28:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:28:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:28:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:28:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:28:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:28:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:28:04 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:28:04 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:28:04 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:28:04 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:28:04 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:28:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:28:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:28:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:28:04 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:28:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:05 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:28:05 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:28:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:06 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:28:06 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:28:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:07 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:28:07 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:28:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:08 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:28:08 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:28:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:09 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:28:09 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:28:10 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:28:10 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:28:11 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:28:11 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:28:12 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:28:12 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:28:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:28:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:28:12 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:12 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:12 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:12 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:28:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:28:12 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:12 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:28:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:28:17 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:28:17 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:28:17 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:28:17 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:28:17 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:28:17 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:28:17 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:28:17 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:28:17 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:28:17 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:17 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:28:18 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:28:18 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:28:18 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:28:18 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:28:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:28:18 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:28:18 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:19 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:28:19 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:28:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:20 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:28:20 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:28:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:20 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:28:21 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:28:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:21 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:28:22 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:28:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:22 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:28:23 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:28:23 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:28:24 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:28:24 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:28:25 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:28:25 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:28:26 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:28:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:28:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:28:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:28:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:28:26 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:28:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:28:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:28:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:28:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:28:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:28:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:28:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:28:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:28:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:28:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:28:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:28:31 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:28:31 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:28:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:28:31 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:28:31 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:28:31 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:28:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:28:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:28:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:28:32 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:28:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:32 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:28:33 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:28:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:33 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:28:34 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:28:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:34 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:28:35 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:28:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:35 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:28:36 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:28:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:36 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:28:36 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:28:37 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:28:37 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:28:38 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:28:38 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:28:39 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:28:39 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:28:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:28:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:28:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:28:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:28:39 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:28:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:28:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:28:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:28:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:28:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:28:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:28:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:28:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:28:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:28:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:28:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:28:44 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:44 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:28:45 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:28:45 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:28:45 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:28:45 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:28:45 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:28:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:28:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:28:45 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:46 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:28:46 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -364us; resetting the clock
2025-03-12 06:28:46 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:28:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:47 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:28:47 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:28:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:48 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:28:48 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:28:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:49 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:28:49 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:28:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:50 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:28:50 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:28:51 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:28:51 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:28:51 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:28:52 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:28:52 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:28:53 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:28:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:28:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:28:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:28:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:28:53 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:28:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1863 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1863 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1863 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1863 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1863 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1863 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1863 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:53 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1863 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:28:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:28:58 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:28:58 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:28:58 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:28:58 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:28:58 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:28:58 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:28:58 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:28:58 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:28:58 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:28:58 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:28:58 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:28:59 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:28:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:28:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:28:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:28:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:28:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:28:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:28:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:28:59 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:28:59 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:28:59 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:28:59 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:28:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:28:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:28:59 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:28:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:28:59 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:29:00 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:29:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:00 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:29:01 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:29:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:01 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:29:02 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:29:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:02 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:29:03 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:29:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:03 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:29:04 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:29:04 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:29:05 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:29:05 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:29:06 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:29:06 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:29:07 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:29:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:29:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:29:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:29:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:29:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:29:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:29:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:29:07 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:29:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1861 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:07 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:29:12 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:29:12 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:29:12 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:29:12 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:29:12 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:29:12 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:29:12 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:29:12 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:29:12 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:29:12 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:29:12 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:29:12 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:29:12 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:29:12 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:29:12 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:29:12 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:29:12 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:29:12 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:29:12 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:29:12 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:29:12 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:29:12 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:29:12 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:29:12 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:29:12 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:29:12 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:29:13 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:29:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:13 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:29:14 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:29:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:14 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:29:14 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:29:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:15 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:29:15 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:29:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:16 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:29:16 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:29:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:17 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:29:17 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:29:18 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:29:18 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:29:19 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:29:19 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:29:20 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:29:20 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:29:21 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:29:21 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:29:22 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:29:22 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:29:22 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:29:23 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:29:23 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:29:24 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:29:24 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:29:25 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:29:25 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:29:26 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:29:26 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:29:27 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:29:27 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:29:28 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:29:28 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:29:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:29:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:29:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:29:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:29:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:29:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:29:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:29:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:29:28 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3596 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3596 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3596 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3596 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3599 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3599 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3599 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3599 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3599 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3599 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3599 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3599 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:29:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:29:33 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:29:33 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:29:33 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:29:33 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:29:33 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:29:33 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:29:33 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:29:33 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:29:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:29:33 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:33 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:29:34 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:29:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:29:34 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:29:34 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:29:34 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:29:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:29:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:29:34 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:35 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:29:35 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:29:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:36 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:29:36 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:29:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:37 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:29:37 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:29:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:38 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:29:38 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:29:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:38 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:29:39 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:29:39 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:29:40 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:29:40 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:29:41 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:29:41 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:29:42 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:29:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:29:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:29:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:29:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:29:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:29:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:29:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:29:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:29:42 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:29:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:42 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:29:47 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:29:47 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:29:47 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:29:47 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:29:47 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:29:47 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:29:47 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:29:47 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:29:47 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:29:47 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:29:47 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:29:47 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:29:47 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:29:47 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:29:47 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:29:47 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:29:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:29:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:29:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:29:48 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:29:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:48 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:29:49 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:29:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:49 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:29:50 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:29:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:50 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:29:51 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:29:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:51 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:29:52 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:29:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:29:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:29:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:29:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:29:52 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:29:53 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:29:53 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:29:54 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:29:54 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:29:54 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:29:55 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:29:55 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:29:56 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:29:56 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:29:57 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:29:57 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:29:58 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:29:58 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:29:59 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:29:59 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:30:00 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:30:00 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:30:01 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:30:01 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:30:02 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:30:02 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:30:02 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:30:03 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:30:03 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:30:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:30:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:30:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:04 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3596 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3596 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3597 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:04 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3598 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:09 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:09 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:09 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:09 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:09 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:09 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:09 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:09 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:30:09 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:30:09 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:09 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:30:09 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:30:09 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:30:09 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:30:09 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:30:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:09 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:30:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:30:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:30:14 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:14 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:30:15 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:30:15 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:30:15 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:30:15 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:30:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:15 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:30:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:20 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:20 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:20 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:20 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:30:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:30:20 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:20 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:30:20 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:30:20 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:30:20 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:30:20 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:30:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:20 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:30:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:30:25 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:25 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:30:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:26 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:30:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:30:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:30:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:30:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:30:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:30:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:30:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:30:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:30:26 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:30:26 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:30:26 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:30:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:26 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:30:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:30:31 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:31 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:30:32 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:30:32 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:30:32 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:30:32 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:30:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:30:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:32 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:30:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:32 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=131 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:37 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:37 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:37 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:37 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:37 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:37 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:37 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:37 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:30:37 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:30:37 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:37 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:30:37 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:30:37 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:30:37 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:30:37 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:30:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:30:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:37 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:30:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:30:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:30:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:30:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:30:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:30:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:30:42 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:30:42 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:30:43 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:30:43 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:30:43 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:30:43 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:30:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:30:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:30:43 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:44 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:30:44 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:30:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:45 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:30:45 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:30:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:46 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:30:46 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:30:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:47 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:30:47 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:30:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:30:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:30:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:30:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:30:48 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:30:48 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:30:48 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:30:49 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:30:49 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:30:50 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:30:50 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:30:51 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:30:51 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:30:52 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:30:52 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:30:53 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:30:53 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:30:54 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:30:54 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:30:55 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:30:55 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:30:56 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:30:56 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:30:56 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:30:57 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:30:57 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:30:58 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:30:58 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:30:59 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:30:59 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:31:00 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:31:00 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:31:01 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:31:01 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:31:02 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:31:02 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:31:03 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:31:03 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:31:04 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:31:04 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:31:05 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:31:05 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:31:05 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:31:06 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:31:06 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:31:07 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:31:07 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:31:08 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:31:08 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:31:09 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:31:09 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:31:10 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:31:10 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:31:11 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:31:11 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:31:12 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:31:12 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:31:13 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:31:13 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:31:13 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:31:14 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:31:14 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:31:15 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:31:15 [DEBUG] clck_gen.py:117 IND CLOCK 7140
2025-03-12 06:31:16 [DEBUG] clck_gen.py:117 IND CLOCK 7242
2025-03-12 06:31:16 [DEBUG] clck_gen.py:117 IND CLOCK 7344
2025-03-12 06:31:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:31:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:31:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:31:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:31:16 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:31:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7374 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7374 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7375 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7375 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7375 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7375 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7375 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7375 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7375 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=7375 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:31:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:31:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:31:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:31:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:31:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:31:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:31:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:31:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:31:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:31:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:31:21 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:21 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:31:22 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:31:22 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:31:22 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:31:22 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:31:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:31:22 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:31:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:23 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:31:23 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:31:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:24 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:31:24 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:31:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:25 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:31:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:31:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:31:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:31:25 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:31:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:31:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:31:30 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:31:30 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:31:30 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:31:30 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:31:30 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:31:30 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:31:30 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:31:30 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:31:30 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:31:30 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:30 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:31:30 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:31:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:31:31 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:31:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:31:31 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:31:31 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:31:31 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:31:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:31 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:31:32 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:31:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:32 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:31:33 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:31:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:33 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:31:34 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:31:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:34 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:31:35 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:31:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:35 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:31:36 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:31:36 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:31:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:31:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:31:37 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:31:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1421 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:31:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:31:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:31:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:31:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:31:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:31:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:31:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:31:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:31:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:31:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:31:42 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:42 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:31:42 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=108): ver=1 fn=107 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=108): ver=1 fn=107 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=108): ver=1 fn=107 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=108): ver=1 fn=107 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=108): ver=1 fn=107 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=108): ver=1 fn=107 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=108): ver=1 fn=107 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=108): ver=1 fn=107 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=109): ver=1 fn=108 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=109): ver=1 fn=108 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=109): ver=1 fn=108 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=109): ver=1 fn=108 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=109): ver=1 fn=108 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=109): ver=1 fn=108 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=109): ver=1 fn=108 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=109): ver=1 fn=108 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=110): ver=1 fn=109 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=110): ver=1 fn=109 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=110): ver=1 fn=109 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=110): ver=1 fn=109 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=110): ver=1 fn=109 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=110): ver=1 fn=109 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=110): ver=1 fn=109 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=110): ver=1 fn=109 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=111): ver=1 fn=110 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=111): ver=1 fn=110 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=111): ver=1 fn=110 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=111): ver=1 fn=110 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=111): ver=1 fn=110 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=111): ver=1 fn=110 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=111): ver=1 fn=110 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=111): ver=1 fn=110 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=112): ver=1 fn=111 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=112): ver=1 fn=111 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=112): ver=1 fn=111 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=112): ver=1 fn=111 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=112): ver=1 fn=111 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=112): ver=1 fn=111 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=112): ver=1 fn=111 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=112): ver=1 fn=111 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=113): ver=1 fn=112 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=113): ver=1 fn=112 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=113): ver=1 fn=112 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=113): ver=1 fn=112 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=113): ver=1 fn=112 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=113): ver=1 fn=112 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=113): ver=1 fn=112 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=113): ver=1 fn=112 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:31:42 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=114): ver=1 fn=113 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=114): ver=1 fn=113 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=114): ver=1 fn=113 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=114): ver=1 fn=113 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=114): ver=1 fn=113 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=114): ver=1 fn=113 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=114): ver=1 fn=113 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=114): ver=1 fn=113 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:31:42 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=115): ver=1 fn=114 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=115): ver=1 fn=114 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=115): ver=1 fn=114 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=115): ver=1 fn=114 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=115): ver=1 fn=114 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=115): ver=1 fn=114 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=115): ver=1 fn=114 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=115): ver=1 fn=114 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=116): ver=1 fn=115 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=116): ver=1 fn=115 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=116): ver=1 fn=115 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=116): ver=1 fn=115 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=116): ver=1 fn=115 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=116): ver=1 fn=115 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=116): ver=1 fn=115 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=116): ver=1 fn=115 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=117): ver=1 fn=116 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=117): ver=1 fn=116 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=117): ver=1 fn=116 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=117): ver=1 fn=116 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=117): ver=1 fn=116 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=117): ver=1 fn=116 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=117): ver=1 fn=116 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=117): ver=1 fn=116 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=119): ver=1 fn=118 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=119): ver=1 fn=118 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=119): ver=1 fn=118 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=119): ver=1 fn=118 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=119): ver=1 fn=118 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=119): ver=1 fn=118 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=119): ver=1 fn=118 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=119): ver=1 fn=118 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=120): ver=1 fn=119 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=120): ver=1 fn=119 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=120): ver=1 fn=119 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=120): ver=1 fn=119 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=120): ver=1 fn=119 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=120): ver=1 fn=119 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=120): ver=1 fn=119 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=120): ver=1 fn=119 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=122): ver=1 fn=121 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=122): ver=1 fn=121 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=122): ver=1 fn=121 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=122): ver=1 fn=121 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=122): ver=1 fn=121 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=122): ver=1 fn=121 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=122): ver=1 fn=121 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=122): ver=1 fn=121 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=124): ver=1 fn=123 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=124): ver=1 fn=123 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=124): ver=1 fn=123 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=124): ver=1 fn=123 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=124): ver=1 fn=123 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=124): ver=1 fn=123 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=124): ver=1 fn=123 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=124): ver=1 fn=123 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=125): ver=1 fn=124 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=125): ver=1 fn=124 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=125): ver=1 fn=124 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=125): ver=1 fn=124 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=125): ver=1 fn=124 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=125): ver=1 fn=124 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=125): ver=1 fn=124 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=125): ver=1 fn=124 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=126): ver=1 fn=125 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=126): ver=1 fn=125 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=126): ver=1 fn=125 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=126): ver=1 fn=125 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=126): ver=1 fn=125 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=126): ver=1 fn=125 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=126): ver=1 fn=125 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=126): ver=1 fn=125 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=127): ver=1 fn=126 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=127): ver=1 fn=126 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=127): ver=1 fn=126 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=127): ver=1 fn=126 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=127): ver=1 fn=126 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=127): ver=1 fn=126 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=127): ver=1 fn=126 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=127): ver=1 fn=126 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=128): ver=1 fn=127 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=128): ver=1 fn=127 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=128): ver=1 fn=127 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=128): ver=1 fn=127 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=128): ver=1 fn=127 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=128): ver=1 fn=127 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=128): ver=1 fn=127 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=128): ver=1 fn=127 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=129): ver=1 fn=128 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=129): ver=1 fn=128 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=129): ver=1 fn=128 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=129): ver=1 fn=128 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=129): ver=1 fn=128 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=129): ver=1 fn=128 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=129): ver=1 fn=128 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=129): ver=1 fn=128 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=130): ver=1 fn=129 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=130): ver=1 fn=129 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=130): ver=1 fn=129 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=130): ver=1 fn=129 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=130): ver=1 fn=129 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=130): ver=1 fn=129 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=130): ver=1 fn=129 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=130): ver=1 fn=129 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=131): ver=1 fn=130 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=131): ver=1 fn=130 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=131): ver=1 fn=130 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=131): ver=1 fn=130 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=131): ver=1 fn=130 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=131): ver=1 fn=130 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=131): ver=1 fn=130 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=131): ver=1 fn=130 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=132): ver=1 fn=131 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=132): ver=1 fn=131 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=132): ver=1 fn=131 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=132): ver=1 fn=131 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=132): ver=1 fn=131 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=132): ver=1 fn=131 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=132): ver=1 fn=131 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=132): ver=1 fn=131 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=133): ver=1 fn=132 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=133): ver=1 fn=132 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=133): ver=1 fn=132 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=133): ver=1 fn=132 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=133): ver=1 fn=132 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=133): ver=1 fn=132 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=133): ver=1 fn=132 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=133): ver=1 fn=132 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=134): ver=1 fn=133 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=134): ver=1 fn=133 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=134): ver=1 fn=133 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=134): ver=1 fn=133 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=134): ver=1 fn=133 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=134): ver=1 fn=133 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=134): ver=1 fn=133 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=134): ver=1 fn=133 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=135): ver=1 fn=134 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=135): ver=1 fn=134 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=135): ver=1 fn=134 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=135): ver=1 fn=134 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=135): ver=1 fn=134 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=135): ver=1 fn=134 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=135): ver=1 fn=134 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=135): ver=1 fn=134 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=136): ver=1 fn=135 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=136): ver=1 fn=135 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=136): ver=1 fn=135 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=136): ver=1 fn=135 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=136): ver=1 fn=135 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=136): ver=1 fn=135 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=136): ver=1 fn=135 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=136): ver=1 fn=135 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=137): ver=1 fn=136 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=137): ver=1 fn=136 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=137): ver=1 fn=136 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=137): ver=1 fn=136 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=137): ver=1 fn=136 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=137): ver=1 fn=136 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=137): ver=1 fn=136 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=137): ver=1 fn=136 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=138): ver=1 fn=137 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=138): ver=1 fn=137 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=138): ver=1 fn=137 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=138): ver=1 fn=137 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=138): ver=1 fn=137 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=138): ver=1 fn=137 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=138): ver=1 fn=137 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=138): ver=1 fn=137 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=139): ver=1 fn=138 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=139): ver=1 fn=138 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=139): ver=1 fn=138 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=139): ver=1 fn=138 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=139): ver=1 fn=138 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=139): ver=1 fn=138 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=139): ver=1 fn=138 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=139): ver=1 fn=138 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=140): ver=1 fn=139 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=140): ver=1 fn=139 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=140): ver=1 fn=139 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=140): ver=1 fn=139 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=140): ver=1 fn=139 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=140): ver=1 fn=139 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=140): ver=1 fn=139 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=140): ver=1 fn=139 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=141): ver=1 fn=140 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=141): ver=1 fn=140 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=141): ver=1 fn=140 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=141): ver=1 fn=140 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=141): ver=1 fn=140 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=141): ver=1 fn=140 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=141): ver=1 fn=140 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=141): ver=1 fn=140 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=142): ver=1 fn=141 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=142): ver=1 fn=141 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=142): ver=1 fn=141 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=142): ver=1 fn=141 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=142): ver=1 fn=141 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=142): ver=1 fn=141 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=142): ver=1 fn=141 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=142): ver=1 fn=141 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=143): ver=1 fn=142 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=143): ver=1 fn=142 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=143): ver=1 fn=142 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=143): ver=1 fn=142 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=143): ver=1 fn=142 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=143): ver=1 fn=142 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=143): ver=1 fn=142 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=143): ver=1 fn=142 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=144): ver=1 fn=143 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=144): ver=1 fn=143 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=144): ver=1 fn=143 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=144): ver=1 fn=143 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=144): ver=1 fn=143 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=144): ver=1 fn=143 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=144): ver=1 fn=143 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=144): ver=1 fn=143 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=145): ver=1 fn=144 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=145): ver=1 fn=144 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=145): ver=1 fn=144 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=145): ver=1 fn=144 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=145): ver=1 fn=144 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=145): ver=1 fn=144 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=145): ver=1 fn=144 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=145): ver=1 fn=144 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=146): ver=1 fn=145 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=146): ver=1 fn=145 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=146): ver=1 fn=145 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=146): ver=1 fn=145 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=146): ver=1 fn=145 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=146): ver=1 fn=145 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=146): ver=1 fn=145 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=146): ver=1 fn=145 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=147): ver=1 fn=146 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=147): ver=1 fn=146 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=147): ver=1 fn=146 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=147): ver=1 fn=146 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=147): ver=1 fn=146 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=147): ver=1 fn=146 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=147): ver=1 fn=146 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=147): ver=1 fn=146 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=148): ver=1 fn=147 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=148): ver=1 fn=147 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=148): ver=1 fn=147 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=148): ver=1 fn=147 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=148): ver=1 fn=147 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=148): ver=1 fn=147 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=148): ver=1 fn=147 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=148): ver=1 fn=147 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=149): ver=1 fn=148 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=149): ver=1 fn=148 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=149): ver=1 fn=148 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=149): ver=1 fn=148 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=149): ver=1 fn=148 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=149): ver=1 fn=148 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=149): ver=1 fn=148 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=149): ver=1 fn=148 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=150): ver=1 fn=149 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=150): ver=1 fn=149 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=150): ver=1 fn=149 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=150): ver=1 fn=149 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=150): ver=1 fn=149 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=150): ver=1 fn=149 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=150): ver=1 fn=149 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=150): ver=1 fn=149 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=151): ver=1 fn=150 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=151): ver=1 fn=150 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=151): ver=1 fn=150 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=151): ver=1 fn=150 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=151): ver=1 fn=150 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=151): ver=1 fn=150 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=151): ver=1 fn=150 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=151): ver=1 fn=150 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=152): ver=1 fn=151 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=152): ver=1 fn=151 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=152): ver=1 fn=151 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=152): ver=1 fn=151 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=152): ver=1 fn=151 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=152): ver=1 fn=151 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=152): ver=1 fn=151 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=152): ver=1 fn=151 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=153): ver=1 fn=152 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=153): ver=1 fn=152 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=153): ver=1 fn=152 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=153): ver=1 fn=152 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=153): ver=1 fn=152 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=153): ver=1 fn=152 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=153): ver=1 fn=152 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=153): ver=1 fn=152 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=154): ver=1 fn=153 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=154): ver=1 fn=153 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=154): ver=1 fn=153 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=154): ver=1 fn=153 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=154): ver=1 fn=153 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=154): ver=1 fn=153 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=154): ver=1 fn=153 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=154): ver=1 fn=153 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=155): ver=1 fn=154 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=155): ver=1 fn=154 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=155): ver=1 fn=154 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=155): ver=1 fn=154 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=155): ver=1 fn=154 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=155): ver=1 fn=154 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=155): ver=1 fn=154 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=155): ver=1 fn=154 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=156): ver=1 fn=155 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=156): ver=1 fn=155 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=156): ver=1 fn=155 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=156): ver=1 fn=155 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=156): ver=1 fn=155 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=156): ver=1 fn=155 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=156): ver=1 fn=155 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=156): ver=1 fn=155 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=156 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=156 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=156 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=156 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=156 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=156 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=156 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=156 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=157 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=157 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=157 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=157 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=157 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=157 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=157 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=157 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=158 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=158 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=158 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=158 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=158 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=158 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=158 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=158 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=160): ver=1 fn=159 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=160): ver=1 fn=159 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=160): ver=1 fn=159 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=160): ver=1 fn=159 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=160): ver=1 fn=159 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=160): ver=1 fn=159 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=160): ver=1 fn=159 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=160): ver=1 fn=159 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=161): ver=1 fn=160 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=161): ver=1 fn=160 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=161): ver=1 fn=160 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=161): ver=1 fn=160 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=161): ver=1 fn=160 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=161): ver=1 fn=160 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=161): ver=1 fn=160 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=161): ver=1 fn=160 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=161 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=161 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=161 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=161 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=161 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=161 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=161 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=161 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=162 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=162 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=162 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=162 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=162 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=162 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=162 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=162 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=163 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=163 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=163 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=163 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=163 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=163 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=163 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=163 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=166): ver=1 fn=165 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=166): ver=1 fn=165 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=166): ver=1 fn=165 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=166): ver=1 fn=165 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=166): ver=1 fn=165 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=166): ver=1 fn=165 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=166): ver=1 fn=165 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=166): ver=1 fn=165 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=167): ver=1 fn=166 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=167): ver=1 fn=166 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=167): ver=1 fn=166 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=167): ver=1 fn=166 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=167): ver=1 fn=166 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=167): ver=1 fn=166 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=167): ver=1 fn=166 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=167): ver=1 fn=166 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=168): ver=1 fn=167 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=168): ver=1 fn=167 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=168): ver=1 fn=167 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=168): ver=1 fn=167 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=168): ver=1 fn=167 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=168): ver=1 fn=167 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=168): ver=1 fn=167 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=168): ver=1 fn=167 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=169): ver=1 fn=168 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=169): ver=1 fn=168 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=169): ver=1 fn=168 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=169): ver=1 fn=168 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=169): ver=1 fn=168 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=169): ver=1 fn=168 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=169): ver=1 fn=168 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=169): ver=1 fn=168 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=170): ver=1 fn=169 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=170): ver=1 fn=169 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=170): ver=1 fn=169 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=170): ver=1 fn=169 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=170): ver=1 fn=169 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=170): ver=1 fn=169 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=170): ver=1 fn=169 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=170): ver=1 fn=169 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=171): ver=1 fn=170 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=171): ver=1 fn=170 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=171): ver=1 fn=170 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=171): ver=1 fn=170 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=171): ver=1 fn=170 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=171): ver=1 fn=170 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=171): ver=1 fn=170 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=171): ver=1 fn=170 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=172): ver=1 fn=171 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=172): ver=1 fn=171 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=172): ver=1 fn=171 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=172): ver=1 fn=171 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=172): ver=1 fn=171 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=172): ver=1 fn=171 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=172): ver=1 fn=171 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=172): ver=1 fn=171 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=173): ver=1 fn=172 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=173): ver=1 fn=172 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=173): ver=1 fn=172 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=173): ver=1 fn=172 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=173): ver=1 fn=172 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=173): ver=1 fn=172 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=173): ver=1 fn=172 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=173): ver=1 fn=172 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=174): ver=1 fn=173 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=174): ver=1 fn=173 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=174): ver=1 fn=173 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=174): ver=1 fn=173 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=174): ver=1 fn=173 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=174): ver=1 fn=173 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=174): ver=1 fn=173 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=174): ver=1 fn=173 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=175): ver=1 fn=174 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=175): ver=1 fn=174 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=175): ver=1 fn=174 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=175): ver=1 fn=174 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=175): ver=1 fn=174 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=175): ver=1 fn=174 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=175): ver=1 fn=174 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=175): ver=1 fn=174 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=176): ver=1 fn=175 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=176): ver=1 fn=175 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=176): ver=1 fn=175 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=176): ver=1 fn=175 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=176): ver=1 fn=175 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=176): ver=1 fn=175 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=176): ver=1 fn=175 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=176): ver=1 fn=175 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=177): ver=1 fn=176 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=177): ver=1 fn=176 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=177): ver=1 fn=176 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=177): ver=1 fn=176 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=177): ver=1 fn=176 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=177): ver=1 fn=176 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=177): ver=1 fn=176 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=177): ver=1 fn=176 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=178): ver=1 fn=177 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=178): ver=1 fn=177 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=178): ver=1 fn=177 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=178): ver=1 fn=177 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=178): ver=1 fn=177 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=178): ver=1 fn=177 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=178): ver=1 fn=177 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=178): ver=1 fn=177 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=179): ver=1 fn=178 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=179): ver=1 fn=178 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=179): ver=1 fn=178 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=179): ver=1 fn=178 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=179): ver=1 fn=178 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=179): ver=1 fn=178 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=179): ver=1 fn=178 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=179): ver=1 fn=178 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=180): ver=1 fn=179 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=180): ver=1 fn=179 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=180): ver=1 fn=179 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=180): ver=1 fn=179 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=180): ver=1 fn=179 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=180): ver=1 fn=179 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=180): ver=1 fn=179 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=180): ver=1 fn=179 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=181): ver=1 fn=180 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=181): ver=1 fn=180 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=181): ver=1 fn=180 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=181): ver=1 fn=180 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=181): ver=1 fn=180 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=181): ver=1 fn=180 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=181): ver=1 fn=180 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=181): ver=1 fn=180 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=182): ver=1 fn=181 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=182): ver=1 fn=181 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=182): ver=1 fn=181 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=182): ver=1 fn=181 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=182): ver=1 fn=181 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=182): ver=1 fn=181 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=182): ver=1 fn=181 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=182): ver=1 fn=181 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=183): ver=1 fn=182 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=183): ver=1 fn=182 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=183): ver=1 fn=182 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=183): ver=1 fn=182 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=183): ver=1 fn=182 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=183): ver=1 fn=182 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=183): ver=1 fn=182 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=183): ver=1 fn=182 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=184): ver=1 fn=183 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=184): ver=1 fn=183 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=184): ver=1 fn=183 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=184): ver=1 fn=183 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=184): ver=1 fn=183 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=184): ver=1 fn=183 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=184): ver=1 fn=183 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=184): ver=1 fn=183 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=185): ver=1 fn=184 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=185): ver=1 fn=184 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=185): ver=1 fn=184 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=185): ver=1 fn=184 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=185): ver=1 fn=184 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=185): ver=1 fn=184 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=185): ver=1 fn=184 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=185): ver=1 fn=184 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=186): ver=1 fn=185 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=186): ver=1 fn=185 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=186): ver=1 fn=185 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=186): ver=1 fn=185 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=186): ver=1 fn=185 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=186): ver=1 fn=185 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=186): ver=1 fn=185 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=186): ver=1 fn=185 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=187): ver=1 fn=186 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=187): ver=1 fn=186 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=187): ver=1 fn=186 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=187): ver=1 fn=186 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=187): ver=1 fn=186 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=187): ver=1 fn=186 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=187): ver=1 fn=186 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=187): ver=1 fn=186 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=188): ver=1 fn=187 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=188): ver=1 fn=187 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=188): ver=1 fn=187 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=188): ver=1 fn=187 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=188): ver=1 fn=187 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=188): ver=1 fn=187 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=188): ver=1 fn=187 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=188): ver=1 fn=187 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=189): ver=1 fn=188 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=189): ver=1 fn=188 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=189): ver=1 fn=188 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=189): ver=1 fn=188 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=189): ver=1 fn=188 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=189): ver=1 fn=188 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=189): ver=1 fn=188 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=189): ver=1 fn=188 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=190): ver=1 fn=189 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=190): ver=1 fn=189 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=190): ver=1 fn=189 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=190): ver=1 fn=189 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=190): ver=1 fn=189 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=190): ver=1 fn=189 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=190): ver=1 fn=189 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=190): ver=1 fn=189 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=191): ver=1 fn=190 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=191): ver=1 fn=190 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=191): ver=1 fn=190 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=191): ver=1 fn=190 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=191): ver=1 fn=190 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=191): ver=1 fn=190 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=191): ver=1 fn=190 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=191): ver=1 fn=190 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=192): ver=1 fn=191 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=192): ver=1 fn=191 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=192): ver=1 fn=191 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=192): ver=1 fn=191 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=192): ver=1 fn=191 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=192): ver=1 fn=191 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=192): ver=1 fn=191 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=192): ver=1 fn=191 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=193): ver=1 fn=192 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=193): ver=1 fn=192 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=193): ver=1 fn=192 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=193): ver=1 fn=192 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=193): ver=1 fn=192 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=193): ver=1 fn=192 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=193): ver=1 fn=192 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=193): ver=1 fn=192 tn=7 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=194): ver=1 fn=193 tn=0 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=194): ver=1 fn=193 tn=1 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=194): ver=1 fn=193 tn=2 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=194): ver=1 fn=193 tn=3 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=194): ver=1 fn=193 tn=4 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=194): ver=1 fn=193 tn=5 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=194): ver=1 fn=193 tn=6 bl=148 pwr=0
2025-03-12 06:31:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=194): ver=1 fn=193 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=195): ver=1 fn=194 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=195): ver=1 fn=194 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=195): ver=1 fn=194 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=195): ver=1 fn=194 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=195): ver=1 fn=194 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=195): ver=1 fn=194 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=195): ver=1 fn=194 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=195): ver=1 fn=194 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=196): ver=1 fn=195 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=196): ver=1 fn=195 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=196): ver=1 fn=195 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=196): ver=1 fn=195 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=196): ver=1 fn=195 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=196): ver=1 fn=195 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=196): ver=1 fn=195 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=196): ver=1 fn=195 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=197): ver=1 fn=196 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=197): ver=1 fn=196 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=197): ver=1 fn=196 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=197): ver=1 fn=196 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=197): ver=1 fn=196 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=197): ver=1 fn=196 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=197): ver=1 fn=196 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=197): ver=1 fn=196 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=198): ver=1 fn=197 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=198): ver=1 fn=197 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=198): ver=1 fn=197 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=198): ver=1 fn=197 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=198): ver=1 fn=197 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=198): ver=1 fn=197 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=198): ver=1 fn=197 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=198): ver=1 fn=197 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=199): ver=1 fn=198 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=199): ver=1 fn=198 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=199): ver=1 fn=198 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=199): ver=1 fn=198 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=199): ver=1 fn=198 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=199): ver=1 fn=198 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=199): ver=1 fn=198 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=199): ver=1 fn=198 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=200): ver=1 fn=199 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=200): ver=1 fn=199 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=200): ver=1 fn=199 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=200): ver=1 fn=199 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=200): ver=1 fn=199 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=200): ver=1 fn=199 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=200): ver=1 fn=199 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=200): ver=1 fn=199 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=201): ver=1 fn=200 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=201): ver=1 fn=200 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=201): ver=1 fn=200 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=201): ver=1 fn=200 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=201): ver=1 fn=200 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=201): ver=1 fn=200 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=201): ver=1 fn=200 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=201): ver=1 fn=200 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=202): ver=1 fn=201 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=202): ver=1 fn=201 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=202): ver=1 fn=201 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=202): ver=1 fn=201 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=202): ver=1 fn=201 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=202): ver=1 fn=201 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=202): ver=1 fn=201 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=202): ver=1 fn=201 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=203): ver=1 fn=202 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=203): ver=1 fn=202 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=203): ver=1 fn=202 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=203): ver=1 fn=202 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=203): ver=1 fn=202 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=203): ver=1 fn=202 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=203): ver=1 fn=202 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=203): ver=1 fn=202 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=203 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=203 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=203 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=203 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=203 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=203 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=203 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=203 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=204 tn=0 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=204 tn=1 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=204 tn=2 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=204 tn=3 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=204 tn=4 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=204 tn=5 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=204 tn=6 bl=148 pwr=0
2025-03-12 06:31:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=204 tn=7 bl=148 pwr=0
2025-03-12 06:31:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:43 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:31:43 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:31:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:44 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:31:44 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:31:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:45 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:31:45 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:31:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:46 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:31:46 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:31:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:47 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:31:47 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:31:48 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:31:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:31:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:31:48 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:31:48 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1421 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:48 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1421 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:48 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1421 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:48 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1421 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:48 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1421 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:48 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1421 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:48 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1421 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:31:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:31:53 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:31:53 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:31:53 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:31:53 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:31:53 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:31:53 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:31:53 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:31:53 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:31:53 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:31:53 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:31:53 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:31:54 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:31:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:31:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:31:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:31:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:31:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:31:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:31:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:31:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:31:54 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:31:54 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:31:54 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:31:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:31:54 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:31:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:55 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:31:55 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:31:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:56 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:31:56 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:31:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:57 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:31:57 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:31:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:57 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:31:58 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:31:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:31:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:31:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:31:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:31:58 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:31:59 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:31:59 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:32:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:00 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:32:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1420 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1420 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1420 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1420 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1420 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1420 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:05 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:05 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:05 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:05 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:05 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:05 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:05 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:05 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:32:05 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:32:05 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:05 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:32:05 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:32:05 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:32:05 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:32:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:05 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:32:06 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:32:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:06 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:32:07 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:32:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:07 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:32:08 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:32:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:08 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:32:09 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:32:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:09 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:32:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:09 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:32:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:10 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:32:10 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:32:11 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:32:11 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:32:12 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:32:12 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:32:13 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:32:13 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:32:13 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:13 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:13 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:13 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:13 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:32:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:13 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:18 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:18 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:18 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:18 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:18 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:18 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:18 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:18 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:32:18 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:32:18 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:18 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:32:19 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:32:19 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:32:19 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:32:19 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:32:19 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:32:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:19 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:32:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:20 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:32:20 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:32:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:21 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:32:21 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:32:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:22 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:32:22 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:32:22 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:22 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:22 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:22 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:23 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:32:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:23 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:32:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:32:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:32:28 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:28 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:32:28 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:32:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:32:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:32:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:32:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:32:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:32:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:32:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:32:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:32:28 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:32:28 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:32:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:28 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:32:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:29 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:32:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=126 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=127 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=127 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=127 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=127 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=127 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=127 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=127 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=127 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:32:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:32:34 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:34 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:32:34 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:32:34 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:32:34 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:34 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=0 bl=148 pwr=0
2025-03-12 06:32:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=1 bl=148 pwr=0
2025-03-12 06:32:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=2 bl=148 pwr=0
2025-03-12 06:32:34 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=121): ver=1 fn=120 tn=3 bl=148 pwr=0
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:34 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:34 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:39 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:39 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:39 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:39 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:39 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:39 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:39 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:39 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:32:39 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:32:39 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:39 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:32:40 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:32:40 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:32:40 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:32:40 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:32:40 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:32:40 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:32:40 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:32:40 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:32:40 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:32:40 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:32:40 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:32:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:40 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:32:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=123 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:32:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:32:45 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:32:45 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:32:45 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:45 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:32:45 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:32:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:32:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:32:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:32:46 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:32:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:46 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:32:47 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:32:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:47 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:32:48 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:48 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:32:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:48 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:53 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:53 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:32:53 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:53 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:32:53 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:53 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:32:53 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:53 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:32:53 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:32:53 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:32:53 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:32:53 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:32:54 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:32:54 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:32:54 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:32:54 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:54 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:32:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:32:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:32:54 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:55 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:32:55 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:32:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:56 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:32:56 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:32:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:57 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:32:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:32:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:32:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:32:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:32:57 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:32:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:58 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:32:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:32:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:32:58 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:32:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=927 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:32:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:32:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:32:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:33:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:33:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:33:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:33:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:33:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:33:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:33:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:33:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:33:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:33:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:33:03 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:33:03 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:33:03 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:33:03 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:33:03 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:33:03 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:33:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:33:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:33:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:33:04 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:33:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:04 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:33:05 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:33:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:05 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:33:06 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:33:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:06 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:33:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:33:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:33:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:06 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:33:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:07 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:33:07 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:33:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:08 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:33:08 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:33:09 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:33:09 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:33:10 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:33:10 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:33:11 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:33:11 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:33:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:33:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:33:11 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:33:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:33:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:33:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:33:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:33:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:33:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:33:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:33:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:33:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:33:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:33:16 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:16 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:33:17 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=0 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=1 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=2 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=3 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=4 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=5 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=6 bl=148 pwr=0
2025-03-12 06:33:17 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=7 bl=148 pwr=0
2025-03-12 06:33:17 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:33:17 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:33:17 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:33:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:33:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:33:17 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:18 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:33:18 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:33:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:19 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:33:19 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:33:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:20 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:33:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:33:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:33:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:20 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:33:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:21 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:33:21 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:33:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:22 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:33:22 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:33:22 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:33:23 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:33:23 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:33:24 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:33:24 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:33:25 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:33:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:33:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:33:25 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:33:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:25 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1862 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:33:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:33:30 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:33:30 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:33:30 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:33:30 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:33:30 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:33:30 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:33:30 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:33:30 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:33:30 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:33:30 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:30 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:33:30 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:33:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:33:31 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:33:31 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:33:31 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:33:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:33:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:33:31 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:31 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:31 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:33:32 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:33:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:32 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:33:33 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:33:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:33 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:33:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:33:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:33:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:34 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:33:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:34 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:33:35 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:33:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:35 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:33:36 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:33:36 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:33:37 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:33:37 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:33:38 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:33:38 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:33:38 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:33:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:39 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:33:39 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:33:39 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1865 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1866 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1866 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1866 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1866 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1866 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1866 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1866 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1866 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:39 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1867 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:33:44 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:33:44 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:33:44 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:33:44 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:33:44 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:33:44 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:33:44 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:33:44 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:33:44 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:33:44 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:33:44 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:33:44 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:33:44 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:33:44 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:33:44 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:33:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:33:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:45 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:33:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:45 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:33:46 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:33:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:46 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:33:46 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:33:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:47 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:33:47 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:33:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:48 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:33:48 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:49 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:33:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:33:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:33:49 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:33:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1201 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1201 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1201 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1201 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:49 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1201 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:33:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:33:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:33:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:33:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:33:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:33:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:33:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:33:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:33:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:33:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:33:54 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:33:54 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:33:55 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:33:55 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:33:55 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:33:55 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:33:55 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:33:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:33:55 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:33:55 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:56 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:33:56 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:33:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:57 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:33:57 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:33:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:57 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:33:57 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -8612us; resetting the clock
2025-03-12 06:33:58 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:33:58 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:33:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:58 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:33:58 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:33:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:58 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:33:59 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:33:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:33:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:33:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:33:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:33:59 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:34:00 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:34:00 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:00 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:34:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1342 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1342 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1342 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1342 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1342 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1342 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1342 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1342 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:34:05 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:34:05 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:34:05 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:34:05 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:34:05 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:34:05 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:34:05 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:34:05 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:34:05 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:34:05 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:05 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:34:06 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:34:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:34:06 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:34:06 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:34:06 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:34:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:34:06 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:07 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:34:07 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:34:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:08 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:34:08 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:34:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:09 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:09 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:34:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:34:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:34:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:34:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:34:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:34:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:34:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:34:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:34:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:34:14 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:14 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:34:15 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:34:15 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:34:15 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:34:15 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:34:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:34:15 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:15 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:34:16 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:34:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:16 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:34:17 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:34:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:17 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:18 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:18 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:18 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:18 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=788 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:18 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:34:23 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:34:23 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:34:23 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:34:23 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:34:23 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:34:23 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:34:23 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:34:23 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:34:23 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:34:23 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:34:23 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:34:23 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:34:23 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:34:23 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:34:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:34:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:34:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:24 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:24 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:24 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:24 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:24 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:34:24 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=178 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:34:29 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:34:29 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:34:29 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:34:29 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:34:29 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:34:29 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:34:29 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:34:29 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:34:29 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:34:29 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:34:29 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:34:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:34:29 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:34:29 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:34:29 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:34:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:29 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:34:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:34:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:34:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:34:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:34:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:34:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:34:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:34:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:34:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:34:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:34:34 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:34:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:34:35 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:34:35 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:34:35 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:34:35 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:34:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:34:35 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:36 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:34:36 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:34:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:37 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:34:37 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:34:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:38 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:34:38 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:34:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:39 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:34:39 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:34:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:40 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:34:40 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:34:40 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:34:41 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:34:41 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:34:42 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:34:42 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:34:43 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:34:43 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:34:44 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:34:44 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:34:45 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:34:45 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:34:46 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:34:46 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:34:47 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:34:47 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:34:48 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:34:48 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:34:48 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:34:49 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:34:49 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:34:50 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:34:50 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:34:51 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:34:51 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:34:52 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:34:52 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:34:53 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:34:53 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:34:54 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:34:54 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:34:55 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:34:55 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:34:56 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:34:56 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:34:56 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:34:57 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:34:57 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:34:58 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:34:58 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:34:58 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:34:58 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:34:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:34:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:34:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:34:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:34:58 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:34:58 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:34:58 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:34:58 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:34:58 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:34:58 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:34:58 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5227 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5227 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5227 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5227 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5227 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5227 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5228 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5228 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5228 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5228 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5228 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5228 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5228 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:34:58 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5228 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:35:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:35:03 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:35:03 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:35:03 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:35:03 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:35:03 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:35:03 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:35:03 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:35:03 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:35:03 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:35:03 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:03 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:35:04 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:35:04 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:35:04 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:35:04 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:35:04 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:35:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:35:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:35:04 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -48us; resetting the clock
2025-03-12 06:35:04 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:05 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:35:05 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:35:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:06 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:35:06 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:35:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:07 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:35:07 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:35:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:08 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:35:08 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:35:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:09 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:35:09 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:35:10 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:35:10 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:35:11 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:35:11 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:35:11 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:35:12 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:35:12 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:35:13 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:35:13 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:35:14 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:35:14 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:35:15 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:35:15 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:35:16 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:35:16 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:35:17 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:35:17 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:35:18 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:35:18 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:35:19 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:35:19 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:35:20 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:35:20 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:35:20 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:35:21 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:35:21 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:35:22 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:35:22 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:35:23 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:35:23 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:35:24 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:35:24 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:35:25 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:35:25 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:35:26 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:35:26 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:35:27 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:35:27 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:35:28 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:35:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:35:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:35:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:35:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:35:28 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:35:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5229 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5229 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5229 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5229 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5229 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5229 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5229 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=5229 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:35:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:35:33 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:35:33 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:35:33 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:35:33 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:35:33 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:35:33 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:35:33 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:35:33 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:35:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:35:33 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:35:33 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=0 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=1 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=2 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=3 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=4 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=5 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=6 bl=148 pwr=0
2025-03-12 06:35:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=7 bl=148 pwr=0
2025-03-12 06:35:33 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:35:33 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:35:33 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:35:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:35:33 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:35:33 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:35:34 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:35:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:34 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:35:34 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -816us; resetting the clock
2025-03-12 06:35:35 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:35:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:35 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:35:35 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:35:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:36 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:35:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:35:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:35:36 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:35:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:35:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:35:36 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:37 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:35:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:35:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:35:37 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:35:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1000 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1000 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1000 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1000 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1000 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1000 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1001 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1001 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1001 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1001 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1001 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1001 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1001 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1001 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:35:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:35:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:35:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:35:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:35:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:35:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:35:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:35:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:35:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:35:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:35:42 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:42 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:35:43 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:35:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:35:43 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:35:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:35:43 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:35:43 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:35:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:35:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:35:43 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:35:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=142 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=142 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=142 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=142 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=142 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=142 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:35:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:35:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:35:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:35:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:35:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:35:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:35:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:35:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:35:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:35:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:35:48 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:35:48 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:35:48 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:35:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:35:49 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:35:49 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:35:49 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:35:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:35:49 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:35:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:49 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:35:50 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:35:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:50 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:35:51 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:35:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:51 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:35:52 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:35:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:52 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:35:53 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:35:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:53 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:35:54 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:35:54 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:35:55 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:35:55 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:35:56 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:35:56 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:35:56 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:35:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:35:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:35:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:35:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:35:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:35:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:35:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:35:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:35:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:35:57 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:35:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:35:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1857 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1857 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1857 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1857 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1857 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:35:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1858 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:36:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:36:02 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:02 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:36:02 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:36:02 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:36:02 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:36:02 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:36:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:03 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:36:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:03 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:36:03 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:36:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:04 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:36:04 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:36:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:05 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:36:05 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:36:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:06 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:36:06 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:36:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:07 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:36:07 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:36:08 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:36:08 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:36:09 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:36:09 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:36:10 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:36:10 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:36:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:10 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1853 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1854 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1854 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1854 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1854 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1854 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1854 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1854 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1854 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:36:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:36:15 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:15 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:36:16 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:36:16 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:36:16 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:36:16 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:36:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:16 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:36:16 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:36:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:17 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:36:17 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:36:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:18 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:36:18 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:36:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:18 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:36:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:19 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:36:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:24 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:24 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:24 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:24 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:24 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:24 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:24 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:24 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:36:24 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:36:24 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:36:24 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:36:24 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:36:24 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:36:24 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:24 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:36:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:36:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:36:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:36:25 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:36:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:25 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:30 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:30 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:30 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:30 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:30 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:30 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:30 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:30 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:36:30 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:36:30 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:30 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:36:30 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:36:30 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:30 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:36:30 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=0 bl=148 pwr=0
2025-03-12 06:36:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=1 bl=148 pwr=0
2025-03-12 06:36:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=2 bl=148 pwr=0
2025-03-12 06:36:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=3 bl=148 pwr=0
2025-03-12 06:36:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=4 bl=148 pwr=0
2025-03-12 06:36:30 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:36:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=5 bl=148 pwr=0
2025-03-12 06:36:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=6 bl=148 pwr=0
2025-03-12 06:36:30 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=118): ver=1 fn=117 tn=7 bl=148 pwr=0
2025-03-12 06:36:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=119 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:36:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:36:35 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:35 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:36:36 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:36:36 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:36:36 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:36:36 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:36:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:36 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:36:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:37 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:36:37 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:36:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:38 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:36:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:38 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:36:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=550 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=550 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=550 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=550 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=550 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=550 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=550 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=550 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:36:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:36:43 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:36:43 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:36:43 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:43 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:36:43 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:36:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:36:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:36:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:36:44 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:36:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:44 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:36:45 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:36:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:45 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:36:46 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:46 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:36:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:46 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:46 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:36:46 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=723 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:46 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:46 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=723 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:46 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=723 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:51 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:51 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:51 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:51 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:51 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:51 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:51 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:51 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:36:51 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:36:51 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:51 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:36:52 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:36:52 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:36:52 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:36:52 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:36:52 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:36:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:36:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:36:52 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:53 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:36:53 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:36:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:54 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:36:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:36:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:36:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:36:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:36:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:36:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:36:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:54 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:36:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:36:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:36:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:36:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:36:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:36:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:36:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:36:59 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:36:59 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:36:59 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:36:59 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:36:59 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:36:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:36:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:36:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:37:00 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:37:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:00 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:37:01 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:37:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:01 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:37:02 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:02 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:37:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:02 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:37:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=723 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=723 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=723 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=723 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=723 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=723 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=723 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:07 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:07 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:07 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:07 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:07 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:37:07 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:37:07 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:07 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:37:08 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:37:08 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:37:08 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:08 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:37:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:37:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:37:08 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:09 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:37:09 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:37:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:10 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:37:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:37:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:37:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:10 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=570 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=570 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=570 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=570 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=570 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=571 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=571 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=571 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=571 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=571 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=571 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=571 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=571 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:37:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:37:15 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:37:15 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:37:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:37:15 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:37:15 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:37:15 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:37:15 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:37:15 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:37:15 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:37:16 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:37:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:16 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:37:17 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:37:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:17 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:37:18 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:37:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:18 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:37:19 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:19 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:37:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:19 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:37:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=927 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=927 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=927 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=927 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=927 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:19 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=928 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:24 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:24 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:24 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:24 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:24 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:24 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:24 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:24 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:24 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:37:24 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:37:24 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:24 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:37:25 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:37:25 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:37:25 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:25 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:37:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:37:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:37:25 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:25 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:26 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:37:26 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:37:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:27 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:37:27 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:37:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:28 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:37:28 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:37:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:28 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:37:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:37:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:37:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:29 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:37:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=978 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=978 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=978 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:37:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:37:34 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:34 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:37:34 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:37:34 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:37:34 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:37:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:34 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:37:35 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:37:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:35 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:37:36 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:36 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:36 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:37:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=554 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=554 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=554 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=554 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=554 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:37:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:37:41 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:41 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:37:42 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:37:42 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:37:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:42 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:37:42 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:37:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:37:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:37:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:37:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:42 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:37:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:43 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:37:43 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:37:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:44 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:37:44 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:37:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:45 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:37:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:45 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:37:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=782 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=782 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=782 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=782 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=782 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=782 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:37:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:37:50 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:50 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:37:50 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:37:50 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:37:51 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:51 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:37:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:51 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:51 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:51 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:51 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=130 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:56 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:37:56 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:56 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:37:56 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:56 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:37:56 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:56 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:37:56 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:37:56 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:37:56 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:37:56 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:37:56 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:56 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:37:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:57 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:37:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:57 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:37:57 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:37:58 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:58 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:58 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:58 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:58 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:37:58 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:59 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:37:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:37:59 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:37:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:04 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:04 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:04 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:04 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:04 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:04 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:04 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:04 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:04 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:38:04 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:38:04 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:04 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:38:05 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:38:05 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:05 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:38:05 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:38:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:05 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:10 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:10 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:10 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:10 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:10 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:10 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:10 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:10 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:38:10 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:38:10 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:10 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:38:10 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:38:10 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:38:10 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:38:10 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:38:10 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:38:10 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:38:10 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:38:10 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:38:10 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:38:10 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:38:10 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:38:10 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:10 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:38:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:38:15 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:15 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:38:16 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:38:16 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:38:16 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:38:16 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:38:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:16 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:38:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=113 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=113 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=113 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=113 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=113 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=113 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:16 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=113 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:21 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:21 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:21 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:21 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:21 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:21 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:21 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:21 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:38:21 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:38:21 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:21 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:38:21 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:38:21 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:38:21 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:38:21 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:21 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:21 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:38:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:27 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:27 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:27 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:27 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:27 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:27 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:38:27 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:38:27 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:27 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:38:27 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:38:27 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:38:27 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:38:27 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:38:27 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:27 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:27 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:27 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:32 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:32 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:32 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:32 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:32 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:32 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:32 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:32 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:32 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:38:32 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:38:32 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:32 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:38:33 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:38:33 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:38:33 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:38:33 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:38:33 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:38:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:33 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:38:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:34 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:38:34 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:38:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:34 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:38:35 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:38:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:35 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:38:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:38:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:38:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:38:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:38:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:38:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:38:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:38:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:38:36 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:38:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:36 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:38:37 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:38:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:37 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:38:38 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:38:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:38:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:38:38 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:38 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:38 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:38 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:38 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1254 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1254 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1254 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1255 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1255 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1255 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1255 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1255 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1255 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1255 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:38 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1255 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:43 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:43 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:43 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:43 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:43 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:43 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:43 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:43 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:38:43 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:38:43 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:43 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:38:43 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:38:43 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:38:43 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:38:43 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:38:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=121 tn=0 bl=148 pwr=0
2025-03-12 06:38:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=121 tn=1 bl=148 pwr=0
2025-03-12 06:38:43 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=121 tn=2 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=121 tn=3 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=121 tn=4 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=121 tn=5 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=121 tn=6 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=121 tn=7 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=0 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=1 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=2 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=3 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=4 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=5 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=6 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=123): ver=1 fn=122 tn=7 bl=148 pwr=0
2025-03-12 06:38:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:43 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:49 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:49 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:49 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:49 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:49 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:49 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:49 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:49 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:38:49 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:38:49 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:38:49 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:38:49 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:38:49 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:38:49 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:38:49 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:38:49 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:38:49 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:38:49 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:38:49 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:38:49 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:38:49 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:38:49 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:38:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:49 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:49 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:38:49 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:54 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:38:54 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:54 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:38:54 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:54 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:38:54 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:54 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:38:54 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:38:54 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:38:54 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:54 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:38:55 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:38:55 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:38:55 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:55 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:38:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:38:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:38:55 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:38:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=119 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=119 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=119 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=119 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=119 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=119 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=119 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:38:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=120 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:39:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:39:00 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:39:00 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:39:00 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:39:00 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:39:00 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:00 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:00 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:39:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=135 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=135 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=135 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=135 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=135 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:00 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=135 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:05 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:05 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:05 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:05 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:05 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:05 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:05 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:05 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:05 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:39:05 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:39:05 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:05 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:39:06 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:39:06 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:39:06 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:39:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:06 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:39:06 [DEBUG] fake_trx.py:376 (BTS@172.18.180.20:5700) Recv FAKE_TRXC_DELAY cmd
2025-03-12 06:39:06 [INFO] fake_trx.py:379 (BTS@172.18.180.20:5700) Artificial TRXC delay set to 200
2025-03-12 06:39:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD FAKE_TRXC_DELAY
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=121 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=121 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=121 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=121 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=121 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=121 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=121 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=121 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=122 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=122 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=122 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=122 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=122 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=122 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=122 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=122 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=123 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=123 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=123 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=123 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=123 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=123 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=123 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=123 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=124 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=124 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=124 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=124 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=124 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=124 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=124 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=124 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=125 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=125 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=125 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=125 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=125 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=125 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=125 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=125 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=162): ver=1 fn=126 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=126 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=126 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=126 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=126 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=126 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=126 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=126 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=127 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=127 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=127 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=127 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=127 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=127 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=127 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=127 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=128 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=128 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=128 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=128 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=128 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=128 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=128 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=128 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=129 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=129 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=129 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=129 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=129 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=129 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=129 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=129 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=130 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=130 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=130 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=130 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=130 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=130 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=130 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=130 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=131 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=131 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=131 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=131 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=131 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=131 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=131 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=131 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=132 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=132 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=132 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=132 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=132 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=132 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=132 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=132 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=133 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=133 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=133 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=133 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=133 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=133 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=163): ver=1 fn=133 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -16us; resetting the clock
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=133 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=134 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=134 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=164): ver=1 fn=134 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=134 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=134 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=134 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=134 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=134 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=135 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=135 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=135 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=135 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=135 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=135 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=135 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=135 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=136 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=136 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=136 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=136 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=136 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=136 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=136 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=136 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=137 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=137 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=137 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=137 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=137 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=137 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=137 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=137 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=138 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=138 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=138 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=138 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=138 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=138 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=138 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=138 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=139 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=139 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=139 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=139 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=139 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=139 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=139 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=139 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=140 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=140 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=140 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=140 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=140 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=140 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=140 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=140 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=141 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=141 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=141 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=141 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=141 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=141 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=141 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=165): ver=1 fn=164 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -808us; resetting the clock
2025-03-12 06:39:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:06 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:39:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=170 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=170 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=170 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=170 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=170 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=170 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=170 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=170 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=171 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=171 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=171 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=171 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=171 tn=4 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=171 tn=5 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=171 tn=6 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=171 tn=7 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=172 tn=0 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=172 tn=1 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=172 tn=2 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=172 tn=3 bl=148 pwr=0
2025-03-12 06:39:06 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=212): ver=1 fn=172 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=255): ver=1 fn=172 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=256): ver=1 fn=172 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=299): ver=1 fn=172 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=299): ver=1 fn=173 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=173 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=173 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=173 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=173 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=173 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=173 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=173 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=174 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=174 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=174 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=174 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=174 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=174 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=174 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=174 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=175 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=175 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=175 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=175 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=175 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=175 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=175 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=175 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=176 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=176 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=176 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=176 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=176 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=176 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=176 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=176 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=177 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=177 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=177 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=177 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=177 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=177 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=177 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=177 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=178 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=178 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=178 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=178 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=178 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=178 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=178 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=178 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=179 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=179 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=179 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=179 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=179 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=179 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=179 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=179 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=180 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=180 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=180 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=180 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=180 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=180 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=180 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=180 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=181 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=181 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=181 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=181 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=181 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=181 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=181 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=181 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=182 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=182 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=182 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=182 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=182 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=182 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=182 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=182 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=183 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=183 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=183 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=183 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=183 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=183 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=183 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=183 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=184 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=184 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=184 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=184 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=184 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=184 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=184 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=184 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=185 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=185 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=185 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=185 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=185 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=185 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=185 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=185 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=186 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=186 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=186 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=186 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=186 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=186 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=186 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=186 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=187 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=187 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=187 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=187 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=187 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=187 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=187 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=187 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=188 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=188 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=188 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=188 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=188 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=188 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=188 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=188 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=189 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=189 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=189 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=189 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=189 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=189 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=189 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=189 tn=7 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=190 tn=0 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=190 tn=1 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=190 tn=2 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=190 tn=3 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=190 tn=4 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=190 tn=5 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=343): ver=1 fn=190 tn=6 bl=148 pwr=0
2025-03-12 06:39:07 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -9036us; resetting the clock
2025-03-12 06:39:07 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:39:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:08 [DEBUG] fake_trx.py:376 (BTS@172.18.180.20:5700) Recv FAKE_TRXC_DELAY cmd
2025-03-12 06:39:08 [INFO] fake_trx.py:379 (BTS@172.18.180.20:5700) Artificial TRXC delay set to 0
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD FAKE_TRXC_DELAY
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=430 tn=0 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=430 tn=1 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=430 tn=2 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=430 tn=3 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=430 tn=4 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=430 tn=5 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=430 tn=6 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=430 tn=7 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=431 tn=0 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=431 tn=1 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=431 tn=2 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=431 tn=3 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=431 tn=4 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=431 tn=5 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=431 tn=6 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=431 tn=7 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=432 tn=0 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=432 tn=1 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=432 tn=2 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=432 tn=3 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=432 tn=4 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=432 tn=5 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=432 tn=6 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=471): ver=1 fn=432 tn=7 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -934us; resetting the clock
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=433 tn=0 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=433 tn=1 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=433 tn=2 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=433 tn=3 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=433 tn=4 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=433 tn=5 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=433 tn=6 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=433 tn=7 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=434 tn=0 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=434 tn=1 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=434 tn=2 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=434 tn=3 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=434 tn=4 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=434 tn=5 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=434 tn=6 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=434 tn=7 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=435 tn=0 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=435 tn=1 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=435 tn=2 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=435 tn=3 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=435 tn=4 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=435 tn=5 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=435 tn=6 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=435 tn=7 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=436 tn=0 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=436 tn=1 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=436 tn=2 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=436 tn=3 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=436 tn=4 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=436 tn=5 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=436 tn=6 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=436 tn=7 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=437 tn=0 bl=148 pwr=0
2025-03-12 06:39:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=472): ver=1 fn=437 tn=1 bl=148 pwr=0
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:08 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:13 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:13 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:13 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:13 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:13 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:13 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:13 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:13 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:13 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:39:13 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:39:13 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:13 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:39:13 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:39:13 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:39:13 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:13 [DEBUG] fake_trx.py:376 (BTS@172.18.180.20:5700) Recv FAKE_TRXC_DELAY cmd
2025-03-12 06:39:13 [INFO] fake_trx.py:379 (BTS@172.18.180.20:5700) Artificial TRXC delay set to 200
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD FAKE_TRXC_DELAY
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=116 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=116 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=116 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=116 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=116 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=116 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=116 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=116 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=117 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=117 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=117 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=117 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=117 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=117 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=117 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=117 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=118 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=118 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=118 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=118 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=118 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=118 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=118 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=118 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=119 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=119 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=119 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=119 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=119 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=119 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=119 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=119 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=120 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=120 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=120 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=120 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=120 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=120 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=120 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=120 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=121 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=121 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=121 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=121 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=121 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=121 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=121 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=121 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=122 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=122 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=122 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=122 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=122 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=122 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=122 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=122 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=123 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=123 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=123 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=123 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=123 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=123 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=123 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=123 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=124 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=124 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=124 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=124 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=124 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=124 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=124 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=124 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=125 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=125 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=125 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=125 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=125 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=125 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=125 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=125 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=126 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=126 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=126 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=126 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=126 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=126 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=126 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=126 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=127 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=127 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=127 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=127 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=127 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=127 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=127 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=127 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=128 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=128 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=128 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=128 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=128 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=128 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=128 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=128 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=129 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=129 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=129 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=129 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=129 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=129 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=129 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=129 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=130 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=130 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=130 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=130 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=130 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=157): ver=1 fn=130 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -1932us; resetting the clock
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=130 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=130 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=131 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=131 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=131 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=131 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=131 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=131 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=131 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=131 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=132 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=132 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=132 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=132 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=158): ver=1 fn=132 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=132 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=132 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=132 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=133 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=133 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=133 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=133 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=133 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=133 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=133 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=133 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=134 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=134 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=134 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=134 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=134 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=134 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=134 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=134 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=135 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=135 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=135 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=135 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=135 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=135 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=135 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=135 tn=7 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=136 tn=0 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=136 tn=1 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=136 tn=2 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=136 tn=3 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=136 tn=4 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=136 tn=5 bl=148 pwr=0
2025-03-12 06:39:13 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=159): ver=1 fn=136 tn=6 bl=148 pwr=0
2025-03-12 06:39:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:14 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=163 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=163 tn=1 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=163 tn=2 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=163 tn=3 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=163 tn=4 bl=148 pwr=0
2025-03-12 06:39:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=163 tn=5 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=163 tn=6 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=163 tn=7 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=164 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=164 tn=1 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=164 tn=2 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=164 tn=3 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=164 tn=4 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=164 tn=5 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=164 tn=6 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=164 tn=7 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=165 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=165 tn=1 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=165 tn=2 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=165 tn=3 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=165 tn=4 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=165 tn=5 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=165 tn=6 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=165 tn=7 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=166 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=166 tn=1 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=166 tn=2 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=166 tn=3 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=166 tn=4 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=166 tn=5 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=166 tn=6 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=166 tn=7 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=167 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=167 tn=1 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=167 tn=2 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=167 tn=3 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=167 tn=4 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=167 tn=5 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=167 tn=6 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=167 tn=7 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=168 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=168 tn=1 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=168 tn=2 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=204): ver=1 fn=168 tn=3 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -7us; resetting the clock
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=168 tn=4 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=168 tn=5 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=168 tn=6 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=168 tn=7 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=205): ver=1 fn=169 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=248): ver=1 fn=169 tn=1 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=248): ver=1 fn=169 tn=2 bl=148 pwr=0
2025-03-12 06:39:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=169 tn=3 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=169 tn=4 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=169 tn=5 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=169 tn=6 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=169 tn=7 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=170 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=170 tn=1 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=170 tn=2 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=170 tn=3 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=170 tn=4 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=170 tn=5 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=170 tn=6 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=170 tn=7 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=171 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=292): ver=1 fn=171 tn=1 bl=148 pwr=0
2025-03-12 06:39:14 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:39:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=335): ver=1 fn=171 tn=2 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=335): ver=1 fn=171 tn=3 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=335): ver=1 fn=171 tn=4 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=335): ver=1 fn=171 tn=5 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=335): ver=1 fn=171 tn=6 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=335): ver=1 fn=171 tn=7 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=335): ver=1 fn=172 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=335): ver=1 fn=172 tn=1 bl=148 pwr=0
2025-03-12 06:39:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=379): ver=1 fn=172 tn=2 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=379): ver=1 fn=172 tn=3 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=379): ver=1 fn=172 tn=4 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=379): ver=1 fn=172 tn=5 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=379): ver=1 fn=172 tn=6 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=379): ver=1 fn=172 tn=7 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=379): ver=1 fn=173 tn=0 bl=148 pwr=0
2025-03-12 06:39:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=379): ver=1 fn=173 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=422): ver=1 fn=173 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=422): ver=1 fn=173 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] fake_trx.py:376 (BTS@172.18.180.20:5700) Recv FAKE_TRXC_DELAY cmd
2025-03-12 06:39:15 [INFO] fake_trx.py:379 (BTS@172.18.180.20:5700) Artificial TRXC delay set to 0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD FAKE_TRXC_DELAY
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=173 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=173 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=173 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=173 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=174 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=174 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=174 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=174 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=174 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=174 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=174 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=174 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=175 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=175 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=175 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=175 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=175 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=175 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=175 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=175 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=176 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=176 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=176 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=176 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=176 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=176 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=176 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=176 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=177 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=177 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=177 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=177 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=177 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=177 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=177 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=177 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=178 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=178 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=178 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=178 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=178 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=178 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=178 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=178 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=179 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=179 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=179 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=179 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=179 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=179 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=179 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=179 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=180 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=180 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=180 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=180 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=180 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=180 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=180 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=180 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=181 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=181 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=181 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=181 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=181 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=181 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=181 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=181 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=182 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=182 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=182 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=182 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=182 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=182 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=182 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=182 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=183 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=183 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=183 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=183 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=183 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=183 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=183 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=207 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=207 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=207 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=207 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=207 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=207 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=207 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=207 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=208 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=208 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=208 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=208 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=208 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=208 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=208 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=208 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=209 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=209 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=209 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=209 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=209 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=209 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=209 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=209 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=210 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=210 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=466): ver=1 fn=210 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:15 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -5603us; resetting the clock
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=210 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=210 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=210 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=210 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=210 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=211 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=211 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=211 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=211 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=211 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=211 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=211 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=211 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=212 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=212 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=425 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=425 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=425 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=425 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=467): ver=1 fn=425 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -1584us; resetting the clock
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=425 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=425 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=425 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=426 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=426 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=426 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=426 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=426 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=426 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=426 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=426 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=427 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=427 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=427 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=427 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=427 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=427 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=427 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=427 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=428 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=428 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=428 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=428 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=428 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=428 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=428 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=428 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=429 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=429 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=468): ver=1 fn=429 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -1504us; resetting the clock
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=429 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=429 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=429 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=429 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=429 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=430 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=430 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=468 tn=0 bl=148 pwr=0
2025-03-12 06:39:15 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=468 tn=1 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=468 tn=2 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=468 tn=3 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=468 tn=4 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=468 tn=5 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=468 tn=6 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=469): ver=1 fn=468 tn=7 bl=148 pwr=0
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=471 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=471 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=471 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=471 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=471 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=471 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=471 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=472 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=472 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=472 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=472 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=472 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=472 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=472 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=472 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=473 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=473 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=473 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=473 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=473 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=473 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=473 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:15 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=473 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:20 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:20 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:20 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:20 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:20 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:20 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:20 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:20 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:39:20 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:39:20 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:20 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:39:20 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:39:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:39:20 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:39:20 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:20 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:20 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:20 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:20 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:39:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:20 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=125 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:25 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:25 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:25 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:25 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:25 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:25 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:25 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:25 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:25 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:39:25 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:39:25 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:25 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:39:26 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:39:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:39:26 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:26 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:39:26 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:26 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:39:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=121 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:26 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=122 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:39:31 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:31 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:39:31 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:31 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:39:31 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:31 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:39:31 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:31 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:39:31 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:39:31 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:39:31 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:31 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:39:32 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:39:32 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:39:32 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:39:32 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:32 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=141 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:32 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=141 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:32 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=141 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:32 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=141 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:32 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:32 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:33 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:39:33 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:39:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:33 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:39:34 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:39:34 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:34 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:34 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:34 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:34 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=808 tn=2 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:35 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=834 tn=2 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=834 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=834 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=834 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=834 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=834 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:35 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:39:36 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:39:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:39:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:39:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:39:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:39:36 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:39:37 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:39:37 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:39:38 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:38 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:38 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:38 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:38 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:39:39 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:39:39 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:39:40 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:39:40 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:39:41 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:39:41 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:41 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:39:42 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:42 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:39:43 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:39:43 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:39:44 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:39:44 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:39:45 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:39:45 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:46 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:39:46 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:39:47 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:39:47 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:39:48 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:39:48 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:39:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:49 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:49 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:39:49 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:39:50 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:39:50 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:39:51 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:39:51 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:52 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:39:52 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:39:53 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:53 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:54 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:39:54 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:39:55 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:39:55 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:39:56 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:39:56 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:57 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:39:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:39:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:39:57 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:39:57 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:39:58 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:39:58 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:39:59 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:39:59 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:00 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:40:00 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:40:01 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:40:01 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:40:02 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:40:02 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:03 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:03 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:40:04 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:04 [DEBUG] clck_gen.py:117 IND CLOCK 7140
2025-03-12 06:40:05 [DEBUG] clck_gen.py:117 IND CLOCK 7242
2025-03-12 06:40:05 [DEBUG] clck_gen.py:117 IND CLOCK 7344
2025-03-12 06:40:05 [DEBUG] clck_gen.py:117 IND CLOCK 7446
2025-03-12 06:40:06 [DEBUG] clck_gen.py:117 IND CLOCK 7548
2025-03-12 06:40:06 [DEBUG] clck_gen.py:117 IND CLOCK 7650
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:07 [DEBUG] clck_gen.py:117 IND CLOCK 7752
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:07 [DEBUG] clck_gen.py:117 IND CLOCK 7854
2025-03-12 06:40:08 [DEBUG] clck_gen.py:117 IND CLOCK 7956
2025-03-12 06:40:08 [DEBUG] clck_gen.py:117 IND CLOCK 8058
2025-03-12 06:40:09 [DEBUG] clck_gen.py:117 IND CLOCK 8160
2025-03-12 06:40:09 [DEBUG] clck_gen.py:117 IND CLOCK 8262
2025-03-12 06:40:10 [DEBUG] clck_gen.py:117 IND CLOCK 8364
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:10 [DEBUG] clck_gen.py:117 IND CLOCK 8466
2025-03-12 06:40:11 [DEBUG] clck_gen.py:117 IND CLOCK 8568
2025-03-12 06:40:11 [DEBUG] clck_gen.py:117 IND CLOCK 8670
2025-03-12 06:40:12 [DEBUG] clck_gen.py:117 IND CLOCK 8772
2025-03-12 06:40:12 [DEBUG] clck_gen.py:117 IND CLOCK 8874
2025-03-12 06:40:13 [DEBUG] clck_gen.py:117 IND CLOCK 8976
2025-03-12 06:40:13 [DEBUG] clck_gen.py:117 IND CLOCK 9078
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:13 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:13 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:13 [DEBUG] clck_gen.py:117 IND CLOCK 9180
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:13 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:14 [DEBUG] clck_gen.py:117 IND CLOCK 9282
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:14 [DEBUG] clck_gen.py:117 IND CLOCK 9384
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:14 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:40:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=9386 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=9386 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=9386 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:14 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=9386 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:19 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:40:19 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:40:19 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:40:19 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:40:19 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:40:19 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:40:19 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:40:19 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:40:19 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:40:19 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:40:19 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:19 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:40:20 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:40:20 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:40:20 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:40:20 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:40:20 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:20 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:20 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:20 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:20 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:21 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:21 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:21 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:21 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:21 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:26 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:40:26 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:40:26 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:40:26 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:40:26 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:40:26 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:40:26 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:40:26 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:40:26 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:40:26 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:40:26 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:40:26 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:40:26 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:40:26 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:40:26 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:40:26 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:27 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:27 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:28 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:28 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=470 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:28 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=470 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:28 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=470 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:28 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=470 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:28 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=470 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:28 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:28 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:29 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=602): ver=1 fn=601 tn=0 bl=148 pwr=0
2025-03-12 06:40:29 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:40:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=602): ver=1 fn=601 tn=1 bl=148 pwr=0
2025-03-12 06:40:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=602): ver=1 fn=601 tn=2 bl=148 pwr=0
2025-03-12 06:40:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=602): ver=1 fn=601 tn=3 bl=148 pwr=0
2025-03-12 06:40:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=602): ver=1 fn=601 tn=4 bl=148 pwr=0
2025-03-12 06:40:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=602): ver=1 fn=601 tn=5 bl=148 pwr=0
2025-03-12 06:40:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=602): ver=1 fn=601 tn=6 bl=148 pwr=0
2025-03-12 06:40:29 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=602): ver=1 fn=601 tn=7 bl=148 pwr=0
2025-03-12 06:40:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=605 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:29 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=605 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=605 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=605 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=605 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=605 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=605 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:29 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=605 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:40:34 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:40:34 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:40:34 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:40:34 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:40:34 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:40:34 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:40:34 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:40:34 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:34 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:34 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:34 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:35 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=246 tn=2 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=246 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=246 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=246 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=246 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:35 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:35 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=360 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:36 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:36 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:36 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=450 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:36 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=450 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=450 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=451 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=451 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=451 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=451 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=451 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=451 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=451 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:36 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=451 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:40:41 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:40:41 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:40:41 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:40:41 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:40:41 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:40:41 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:40:41 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:40:41 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:41 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:42 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:42 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:43 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:43 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:43 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:48 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:40:48 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:40:48 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:40:48 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:40:48 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:40:48 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:40:48 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:40:48 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:40:48 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:40:48 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:40:48 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:40:48 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:40:48 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:40:48 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:40:48 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:48 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:49 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:40:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:49 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:40:49 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:50 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:50 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:40:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:51 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:40:51 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:52 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:52 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=991 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:52 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=991 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:52 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=991 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:52 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=991 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:52 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:40:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:53 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:40:53 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:40:54 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:40:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:54 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:40:55 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:40:55 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:40:56 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:40:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:40:56 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:40:56 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1738 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:40:56 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1738 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1738 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1738 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1738 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:40:56 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:41:01 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:41:01 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:41:01 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:41:01 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:41:01 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:41:01 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:41:01 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:41:01 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:41:01 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:41:01 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:41:01 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:41:01 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:41:01 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:41:01 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:41:01 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:02 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:41:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:02 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:41:02 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:03 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:03 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:41:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:04 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:41:04 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:05 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:05 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:05 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:05 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:05 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:41:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:06 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:41:06 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:41:07 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:07 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:41:08 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:41:08 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:41:09 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:41:09 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:41:09 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:41:09 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1739 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:09 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:41:14 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:41:14 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:41:14 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:41:14 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:41:14 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:41:14 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:41:14 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:41:14 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:41:14 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:14 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:14 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:14 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:15 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:41:15 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:15 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:15 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:15 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:15 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:41:16 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:41:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:16 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:41:16 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:17 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:17 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:41:17 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:41:18 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:18 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:18 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:18 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:18 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:41:18 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:19 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:19 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:19 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:19 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:19 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:20 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:41:20 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:41:21 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:41:21 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:22 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:22 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:41:23 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:41:23 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:41:24 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:24 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:24 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:24 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:24 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:24 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:25 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:25 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:25 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:25 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:41:25 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:41:26 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:26 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:26 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:26 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:26 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:27 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:27 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:27 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:27 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:27 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:41:28 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:41:28 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:29 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:29 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:30 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:41:30 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:41:31 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:31 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:31 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:31 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:31 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:41:32 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:32 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:32 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:32 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:32 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:41:32 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:41:33 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:33 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:41:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:41:33 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4273 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4273 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4273 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4273 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4273 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4273 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4274 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4274 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4274 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4274 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4274 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4274 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4274 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4274 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4275 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4275 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4275 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4275 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4275 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4275 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4275 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:33 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=4275 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:41:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:41:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:41:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:41:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:41:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:41:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:41:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:41:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:41:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:41:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:41:38 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:38 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:41:39 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:41:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:41:39 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:39 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:41:39 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:40 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:41:40 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:41:40 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:40 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=433 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=433 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=433 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=433 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=433 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=433 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=434 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=434 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=434 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=434 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=434 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=434 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=434 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:40 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=434 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:41:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:41:45 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:41:45 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:41:45 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:41:45 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:41:45 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:41:45 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:41:45 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:41:45 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:41:45 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:41:45 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:45 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:41:46 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:41:46 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:41:46 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:41:46 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:41:46 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:41:46 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:41:46 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:41:46 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:41:46 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=105): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:41:46 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:41:46 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:46 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:46 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:46 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:47 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:47 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:47 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:48 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:48 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:48 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:49 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:49 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:49 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:50 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:41:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:41:50 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:41:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1010 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1010 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1010 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1010 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:50 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1010 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:41:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:41:55 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:41:55 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:41:55 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:41:55 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:41:55 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:41:55 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:41:55 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:41:55 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:41:55 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:41:55 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:41:55 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:41:56 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:41:56 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:41:56 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:41:56 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:56 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:56 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:57 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:41:57 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:41:57 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:41:57 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:41:57 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:41:57 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:41:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=397 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=397 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=397 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=397 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:41:57 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=397 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:02 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:02 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:02 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:02 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:02 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:02 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:02 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:02 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:42:02 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:42:02 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:02 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:42:02 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:42:03 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:42:03 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:42:03 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:03 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:03 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:03 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:04 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:04 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:04 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:04 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:04 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:05 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:42:05 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:05 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:05 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:05 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:05 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:06 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:06 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:06 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:06 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:06 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:07 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:07 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:07 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:07 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:07 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:08 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:42:08 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:09 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:09 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:10 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:42:10 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:10 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:10 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:42:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:10 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:10 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=1740 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:15 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:15 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:15 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:15 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:15 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:15 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:15 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:15 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:15 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:42:15 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:42:15 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:15 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:42:16 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:42:16 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:42:16 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:16 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:16 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=258 tn=2 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:16 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:16 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:17 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:42:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:17 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:17 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:17 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:17 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:17 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:42:22 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:42:22 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:42:22 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:42:22 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:42:22 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:22 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:22 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:23 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:23 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:23 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:23 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=347 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=347 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=347 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=347 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=347 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=347 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=347 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=347 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:42:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:42:28 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:28 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:42:29 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:42:29 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:42:29 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:29 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:29 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:29 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:29 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:30 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:30 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:30 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:30 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:30 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=345 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:30 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=345 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=345 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=345 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:30 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:35 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:35 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:35 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:35 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:35 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:35 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:35 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:35 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:35 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:42:35 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:42:35 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:42:35 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:42:35 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:42:35 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:35 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:35 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:35 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:35 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:36 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=215 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:36 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=215 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:36 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:36 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:36 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:42:36 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:37 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:37 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:37 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:42:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:37 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:37 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=346 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:42 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:42 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:42 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:42 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:42 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:42 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:42 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:42 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:42 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:42:42 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:42:42 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:42:42 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:42:42 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:42:42 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:42:42 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:42:42 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:42 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:43 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:43 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:44 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:44 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:45 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:45 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:45 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:45 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:50 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:50 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:50 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:50 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:50 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:50 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:50 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:50 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:50 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:42:50 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:42:50 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:50 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:42:51 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:42:51 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:51 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:42:51 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:51 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:52 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:52 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:52 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:53 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:53 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:53 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:54 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:54 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:54 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:54 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=791 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=791 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=791 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=791 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=791 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=791 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=791 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:54 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=791 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:42:59 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:59 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:42:59 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:59 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:42:59 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:59 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:42:59 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:59 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:42:59 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:42:59 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:42:59 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:42:59 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:42:59 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:42:59 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:42:59 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:42:59 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:42:59 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:42:59 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:00 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:00 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=218 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:00 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=218 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:00 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=218 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:00 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=218 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:00 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:00 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:00 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:00 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:01 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:01 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:02 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:43:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:02 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:03 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:03 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:03 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:03 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:43:03 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:08 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:08 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:08 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:08 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:08 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:08 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:08 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:08 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:08 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:43:08 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:43:08 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:43:08 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=0 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=1 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=2 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=3 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=4 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=5 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=6 bl=148 pwr=0
2025-03-12 06:43:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=7 bl=148 pwr=0
2025-03-12 06:43:08 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:43:08 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:43:08 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:08 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:08 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:08 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:09 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:09 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:09 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:09 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:09 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:09 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:10 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:10 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:10 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:10 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:10 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:11 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:11 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:11 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:11 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:43:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=789 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:11 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:11 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=790 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:16 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:16 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:16 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:16 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:16 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:16 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:16 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:16 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:16 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:43:16 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:43:16 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:16 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:43:17 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:43:17 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:43:17 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:17 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:17 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:17 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:17 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:43:17 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:22 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:22 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:22 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:22 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:22 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:22 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:22 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:22 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:22 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:43:22 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:43:22 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:22 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:43:22 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:43:22 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:43:22 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:22 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:23 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:23 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:23 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:23 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:43:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=139 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=139 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=139 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=139 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=139 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:23 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=139 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:28 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:28 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:28 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:28 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:28 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:28 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:28 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:28 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:43:28 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:43:28 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:28 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:43:28 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:43:28 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:43:28 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:43:28 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:28 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:28 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:28 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:28 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:28 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:28 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=129 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:33 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:33 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:33 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:33 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:33 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:33 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:33 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:33 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:43:33 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:43:33 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:33 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:33 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:33 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:38 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:38 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:43:38 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:38 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:43:38 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:38 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:43:38 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:38 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:43:38 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:43:38 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:43:38 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:38 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:43:39 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=0 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=1 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=2 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=3 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=4 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=5 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=6 bl=148 pwr=0
2025-03-12 06:43:39 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=107): ver=1 fn=106 tn=7 bl=148 pwr=0
2025-03-12 06:43:39 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:43:39 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:43:39 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:39 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:39 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:39 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:39 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:40 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:40 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=334 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:40 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:40 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:40 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:40 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:41 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:41 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:41 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:41 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:41 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:42 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:42 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:42 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:42 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:42 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:42 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:43 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=960 tn=2 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:43 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=960 tn=3 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:43 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=960 tn=4 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:43 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=960 tn=5 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:43 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=960 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:43 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=960 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:43 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:43 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:43 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:43 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:43 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:43:44 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:44 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:44 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:44 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:43:44 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:45 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:45 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:45 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:45 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:45 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:43:46 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:46 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:46 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:46 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:46 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:47 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:47 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:47 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:47 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:47 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:43:48 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:48 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:48 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:48 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:48 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:43:49 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:49 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:49 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:49 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:49 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:43:50 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:50 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:50 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:50 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:50 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:43:50 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:51 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=2666 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:51 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=2666 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:51 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:51 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:43:51 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:51 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:51 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:52 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:43:52 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:52 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:52 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:52 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:53 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:43:53 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:53 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:53 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:53 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:54 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:43:54 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:54 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:43:54 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:54 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:55 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:43:55 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:43:55 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:43:55 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:43:55 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:43:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3712 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:55 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:43:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3712 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3712 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3712 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3712 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3712 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3712 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:43:55 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=3712 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:44:00 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:44:00 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:44:00 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:44:00 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:44:00 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:44:00 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:44:00 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:44:00 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:44:00 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:44:00 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:44:00 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:00 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:44:01 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:44:01 [DEBUG] fake_trx.py:272 (BTS@172.18.180.20:5700) Recv FAKE_TOA cmd
2025-03-12 06:44:01 [DEBUG] fake_trx.py:291 (BTS@172.18.180.20:5700) Recv FAKE_RSSI cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:44:01 [DEBUG] fake_trx.py:316 (BTS@172.18.180.20:5700) Recv FAKE_CI cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:44:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:44:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:44:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:44:01 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=181 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:01 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=181 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:44:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:44:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:01 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:44:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:44:01 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=236 tn=6 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:01 [WARNING] transceiver.py:287 (MS@172.18.180.22:6700) RX TRXD message (fn=236 tn=7 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:44:01 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:44:01 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:44:01 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:44:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:44:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD ECHO
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:97 (MS@172.18.180.22:6700) Recv POWERON CMD
2025-03-12 06:44:02 [INFO] ctrl_if_trx.py:109 (MS@172.18.180.22:6700) Starting transceiver...
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:124 (MS@172.18.180.22:6700) Recv RXTUNE cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:131 (MS@172.18.180.22:6700) Recv TXTUNE cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:02 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD NOHANDOVER
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:229 (MS@172.18.180.22:6700) Ignore CMD SETSLOT
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:115 (MS@172.18.180.22:6700) Recv POWEROFF cmd
2025-03-12 06:44:02 [INFO] ctrl_if_trx.py:117 (MS@172.18.180.22:6700) Stopping transceiver...
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:207 (BTS@172.18.180.20:5700) Recv SETPOWER cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:207 (TRX1@172.18.180.20:5700/1) Recv SETPOWER cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:207 (TRX2@172.18.180.20:5700/2) Recv SETPOWER cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:207 (TRX3@172.18.180.20:5700/3) Recv SETPOWER cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:44:02 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:44:02 [INFO] transceiver.py:276 Stopping clock generator
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=350 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:44:02 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=350 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=350 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=350 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=351 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=351 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=351 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=351 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=351 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=351 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=351 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=351 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=352 tn=0 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=352 tn=1 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=352 tn=2 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=352 tn=3 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=352 tn=4 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=352 tn=5 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=352 tn=6 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:02 [WARNING] transceiver.py:287 (BTS@172.18.180.20:5700) RX TRXD message (ver=1 fn=352 tn=7 bl=148 pwr=0), but transceiver is not running => dropping...
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:115 (BTS@172.18.180.20:5700) Recv POWEROFF cmd
2025-03-12 06:44:07 [INFO] ctrl_if_trx.py:117 (BTS@172.18.180.20:5700) Stopping transceiver...
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:44:07 [WARNING] ctrl_if_trx.py:196 (BTS@172.18.180.20:5700) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:182 (BTS@172.18.180.20:5700) Recv SETFORMAT cmd
2025-03-12 06:44:07 [INFO] ctrl_if_trx.py:201 (BTS@172.18.180.20:5700) TRXD header version 1 -> 1
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:124 (TRX1@172.18.180.20:5700/1) Recv RXTUNE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:131 (TRX1@172.18.180.20:5700/1) Recv TXTUNE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:44:07 [WARNING] ctrl_if_trx.py:196 (TRX1@172.18.180.20:5700/1) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:215 (TRX1@172.18.180.20:5700/1) Recv NOMTXPOWER cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:182 (TRX1@172.18.180.20:5700/1) Recv SETFORMAT cmd
2025-03-12 06:44:07 [INFO] ctrl_if_trx.py:201 (TRX1@172.18.180.20:5700/1) TRXD header version 1 -> 1
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:124 (TRX2@172.18.180.20:5700/2) Recv RXTUNE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:131 (TRX2@172.18.180.20:5700/2) Recv TXTUNE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:44:07 [WARNING] ctrl_if_trx.py:196 (TRX2@172.18.180.20:5700/2) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:215 (TRX2@172.18.180.20:5700/2) Recv NOMTXPOWER cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:182 (TRX2@172.18.180.20:5700/2) Recv SETFORMAT cmd
2025-03-12 06:44:07 [INFO] ctrl_if_trx.py:201 (TRX2@172.18.180.20:5700/2) TRXD header version 1 -> 1
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:124 (TRX3@172.18.180.20:5700/3) Recv RXTUNE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:131 (TRX3@172.18.180.20:5700/3) Recv TXTUNE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:44:07 [WARNING] ctrl_if_trx.py:196 (TRX3@172.18.180.20:5700/3) Requested TRXD header version 2 is not supported, suggesting 1...
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:215 (TRX3@172.18.180.20:5700/3) Recv NOMTXPOWER cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:182 (TRX3@172.18.180.20:5700/3) Recv SETFORMAT cmd
2025-03-12 06:44:07 [INFO] ctrl_if_trx.py:201 (TRX3@172.18.180.20:5700/3) TRXD header version 1 -> 1
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:124 (BTS@172.18.180.20:5700) Recv RXTUNE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETTSC
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETTSC
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETTSC
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:131 (BTS@172.18.180.20:5700) Recv TXTUNE cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETRXGAIN
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETRXGAIN
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETTSC
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETRXGAIN
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:215 (BTS@172.18.180.20:5700) Recv NOMTXPOWER cmd
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:97 (BTS@172.18.180.20:5700) Recv POWERON CMD
2025-03-12 06:44:07 [INFO] ctrl_if_trx.py:109 (BTS@172.18.180.20:5700) Starting transceiver...
2025-03-12 06:44:07 [INFO] transceiver.py:273 Starting clock generator
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETRXGAIN
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX1@172.18.180.20:5700/1) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX2@172.18.180.20:5700/2) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (TRX3@172.18.180.20:5700/3) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] ctrl_if_trx.py:229 (BTS@172.18.180.20:5700) Ignore CMD SETSLOT
2025-03-12 06:44:07 [DEBUG] clck_gen.py:117 IND CLOCK 0
2025-03-12 06:44:08 [DEBUG] clck_gen.py:117 IND CLOCK 102
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=0 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=1 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=2 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=3 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=4 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=5 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=6 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=104 tn=7 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=0 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=1 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=2 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=3 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=4 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=5 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=6 bl=148 pwr=0
2025-03-12 06:44:08 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=106): ver=1 fn=105 tn=7 bl=148 pwr=0
2025-03-12 06:44:08 [DEBUG] clck_gen.py:117 IND CLOCK 204
2025-03-12 06:44:08 [DEBUG] clck_gen.py:117 IND CLOCK 306
2025-03-12 06:44:09 [DEBUG] clck_gen.py:117 IND CLOCK 408
2025-03-12 06:44:09 [DEBUG] clck_gen.py:117 IND CLOCK 510
2025-03-12 06:44:10 [DEBUG] clck_gen.py:117 IND CLOCK 612
2025-03-12 06:44:10 [DEBUG] clck_gen.py:117 IND CLOCK 714
2025-03-12 06:44:11 [DEBUG] clck_gen.py:117 IND CLOCK 816
2025-03-12 06:44:11 [DEBUG] clck_gen.py:117 IND CLOCK 918
2025-03-12 06:44:12 [DEBUG] clck_gen.py:117 IND CLOCK 1020
2025-03-12 06:44:12 [DEBUG] clck_gen.py:117 IND CLOCK 1122
2025-03-12 06:44:13 [DEBUG] clck_gen.py:117 IND CLOCK 1224
2025-03-12 06:44:13 [DEBUG] clck_gen.py:117 IND CLOCK 1326
2025-03-12 06:44:14 [DEBUG] clck_gen.py:117 IND CLOCK 1428
2025-03-12 06:44:14 [DEBUG] clck_gen.py:117 IND CLOCK 1530
2025-03-12 06:44:15 [DEBUG] clck_gen.py:117 IND CLOCK 1632
2025-03-12 06:44:15 [DEBUG] clck_gen.py:117 IND CLOCK 1734
2025-03-12 06:44:16 [DEBUG] clck_gen.py:117 IND CLOCK 1836
2025-03-12 06:44:16 [DEBUG] clck_gen.py:117 IND CLOCK 1938
2025-03-12 06:44:16 [DEBUG] clck_gen.py:117 IND CLOCK 2040
2025-03-12 06:44:17 [DEBUG] clck_gen.py:117 IND CLOCK 2142
2025-03-12 06:44:17 [DEBUG] clck_gen.py:117 IND CLOCK 2244
2025-03-12 06:44:18 [DEBUG] clck_gen.py:117 IND CLOCK 2346
2025-03-12 06:44:18 [DEBUG] clck_gen.py:117 IND CLOCK 2448
2025-03-12 06:44:19 [DEBUG] clck_gen.py:117 IND CLOCK 2550
2025-03-12 06:44:19 [DEBUG] clck_gen.py:117 IND CLOCK 2652
2025-03-12 06:44:20 [DEBUG] clck_gen.py:117 IND CLOCK 2754
2025-03-12 06:44:20 [DEBUG] clck_gen.py:117 IND CLOCK 2856
2025-03-12 06:44:21 [DEBUG] clck_gen.py:117 IND CLOCK 2958
2025-03-12 06:44:21 [DEBUG] clck_gen.py:117 IND CLOCK 3060
2025-03-12 06:44:22 [DEBUG] clck_gen.py:117 IND CLOCK 3162
2025-03-12 06:44:22 [DEBUG] clck_gen.py:117 IND CLOCK 3264
2025-03-12 06:44:23 [DEBUG] clck_gen.py:117 IND CLOCK 3366
2025-03-12 06:44:23 [DEBUG] clck_gen.py:117 IND CLOCK 3468
2025-03-12 06:44:24 [DEBUG] clck_gen.py:117 IND CLOCK 3570
2025-03-12 06:44:24 [DEBUG] clck_gen.py:117 IND CLOCK 3672
2025-03-12 06:44:24 [DEBUG] clck_gen.py:117 IND CLOCK 3774
2025-03-12 06:44:25 [DEBUG] clck_gen.py:117 IND CLOCK 3876
2025-03-12 06:44:25 [DEBUG] clck_gen.py:117 IND CLOCK 3978
2025-03-12 06:44:26 [DEBUG] clck_gen.py:117 IND CLOCK 4080
2025-03-12 06:44:26 [DEBUG] clck_gen.py:117 IND CLOCK 4182
2025-03-12 06:44:27 [DEBUG] clck_gen.py:117 IND CLOCK 4284
2025-03-12 06:44:27 [DEBUG] clck_gen.py:117 IND CLOCK 4386
2025-03-12 06:44:28 [DEBUG] clck_gen.py:117 IND CLOCK 4488
2025-03-12 06:44:28 [DEBUG] clck_gen.py:117 IND CLOCK 4590
2025-03-12 06:44:29 [DEBUG] clck_gen.py:117 IND CLOCK 4692
2025-03-12 06:44:29 [DEBUG] clck_gen.py:117 IND CLOCK 4794
2025-03-12 06:44:30 [DEBUG] clck_gen.py:117 IND CLOCK 4896
2025-03-12 06:44:30 [DEBUG] clck_gen.py:117 IND CLOCK 4998
2025-03-12 06:44:31 [DEBUG] clck_gen.py:117 IND CLOCK 5100
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5109 tn=0 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5109 tn=1 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5109 tn=2 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5109 tn=3 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5109 tn=4 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5109 tn=5 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5109 tn=6 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5109 tn=7 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5110 tn=0 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5110 tn=1 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5110 tn=2 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5110 tn=3 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5110 tn=4 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5110 tn=5 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5110 tn=6 bl=148 pwr=0
2025-03-12 06:44:31 [WARNING] transceiver.py:330 (BTS@172.18.180.20:5700) Stale TRXD message (fn=5111): ver=1 fn=5110 tn=7 bl=148 pwr=0
2025-03-12 06:44:31 [DEBUG] clck_gen.py:117 IND CLOCK 5202
2025-03-12 06:44:31 [DEBUG] ctrl_if_trx.py:220 (TRX3@172.18.180.20:5700/3) Recv RFMUTE cmd
2025-03-12 06:44:31 [DEBUG] ctrl_if_trx.py:220 (BTS@172.18.180.20:5700) Recv RFMUTE cmd
2025-03-12 06:44:31 [DEBUG] ctrl_if_trx.py:220 (TRX1@172.18.180.20:5700/1) Recv RFMUTE cmd
2025-03-12 06:44:31 [DEBUG] ctrl_if_trx.py:220 (TRX2@172.18.180.20:5700/2) Recv RFMUTE cmd
2025-03-12 06:44:32 [DEBUG] clck_gen.py:117 IND CLOCK 5304
2025-03-12 06:44:32 [DEBUG] clck_gen.py:117 IND CLOCK 5406
2025-03-12 06:44:32 [DEBUG] clck_gen.py:117 IND CLOCK 5508
2025-03-12 06:44:33 [DEBUG] clck_gen.py:117 IND CLOCK 5610
2025-03-12 06:44:33 [DEBUG] clck_gen.py:117 IND CLOCK 5712
2025-03-12 06:44:34 [DEBUG] clck_gen.py:117 IND CLOCK 5814
2025-03-12 06:44:34 [DEBUG] clck_gen.py:117 IND CLOCK 5916
2025-03-12 06:44:35 [DEBUG] clck_gen.py:117 IND CLOCK 6018
2025-03-12 06:44:35 [DEBUG] clck_gen.py:117 IND CLOCK 6120
2025-03-12 06:44:36 [DEBUG] clck_gen.py:117 IND CLOCK 6222
2025-03-12 06:44:36 [DEBUG] clck_gen.py:117 IND CLOCK 6324
2025-03-12 06:44:37 [DEBUG] clck_gen.py:117 IND CLOCK 6426
2025-03-12 06:44:37 [DEBUG] clck_gen.py:117 IND CLOCK 6528
2025-03-12 06:44:38 [DEBUG] clck_gen.py:117 IND CLOCK 6630
2025-03-12 06:44:38 [DEBUG] clck_gen.py:117 IND CLOCK 6732
2025-03-12 06:44:39 [DEBUG] clck_gen.py:117 IND CLOCK 6834
2025-03-12 06:44:39 [DEBUG] clck_gen.py:117 IND CLOCK 6936
2025-03-12 06:44:40 [DEBUG] clck_gen.py:117 IND CLOCK 7038
2025-03-12 06:44:40 [DEBUG] clck_gen.py:117 IND CLOCK 7140
2025-03-12 06:44:40 [DEBUG] clck_gen.py:117 IND CLOCK 7242
2025-03-12 06:44:41 [DEBUG] clck_gen.py:117 IND CLOCK 7344
2025-03-12 06:44:41 [DEBUG] clck_gen.py:117 IND CLOCK 7446
2025-03-12 06:44:42 [DEBUG] clck_gen.py:117 IND CLOCK 7548
2025-03-12 06:44:42 [DEBUG] clck_gen.py:117 IND CLOCK 7650
2025-03-12 06:44:43 [DEBUG] clck_gen.py:117 IND CLOCK 7752
2025-03-12 06:44:43 [DEBUG] clck_gen.py:117 IND CLOCK 7854
2025-03-12 06:44:44 [DEBUG] clck_gen.py:117 IND CLOCK 7956
2025-03-12 06:44:44 [DEBUG] clck_gen.py:117 IND CLOCK 8058
2025-03-12 06:44:45 [DEBUG] clck_gen.py:117 IND CLOCK 8160
2025-03-12 06:44:45 [DEBUG] clck_gen.py:117 IND CLOCK 8262
2025-03-12 06:44:46 [DEBUG] clck_gen.py:117 IND CLOCK 8364
2025-03-12 06:44:46 [DEBUG] clck_gen.py:117 IND CLOCK 8466
2025-03-12 06:44:47 [DEBUG] clck_gen.py:117 IND CLOCK 8568
2025-03-12 06:44:47 [DEBUG] clck_gen.py:117 IND CLOCK 8670
2025-03-12 06:44:48 [DEBUG] clck_gen.py:117 IND CLOCK 8772
2025-03-12 06:44:48 [DEBUG] clck_gen.py:117 IND CLOCK 8874
2025-03-12 06:44:48 [DEBUG] clck_gen.py:117 IND CLOCK 8976
2025-03-12 06:44:49 [DEBUG] clck_gen.py:117 IND CLOCK 9078
2025-03-12 06:44:49 [DEBUG] clck_gen.py:117 IND CLOCK 9180
2025-03-12 06:44:50 [DEBUG] clck_gen.py:117 IND CLOCK 9282
2025-03-12 06:44:50 [DEBUG] clck_gen.py:117 IND CLOCK 9384
2025-03-12 06:44:51 [DEBUG] clck_gen.py:117 IND CLOCK 9486
2025-03-12 06:44:51 [DEBUG] clck_gen.py:117 IND CLOCK 9588
2025-03-12 06:44:52 [DEBUG] clck_gen.py:117 IND CLOCK 9690
2025-03-12 06:44:52 [DEBUG] clck_gen.py:117 IND CLOCK 9792
2025-03-12 06:44:53 [DEBUG] clck_gen.py:117 IND CLOCK 9894
2025-03-12 06:44:53 [DEBUG] clck_gen.py:117 IND CLOCK 9996
2025-03-12 06:44:54 [DEBUG] clck_gen.py:117 IND CLOCK 10098
2025-03-12 06:44:54 [DEBUG] clck_gen.py:117 IND CLOCK 10200
2025-03-12 06:44:55 [DEBUG] clck_gen.py:117 IND CLOCK 10302
2025-03-12 06:44:55 [DEBUG] clck_gen.py:117 IND CLOCK 10404
2025-03-12 06:44:56 [DEBUG] clck_gen.py:117 IND CLOCK 10506
2025-03-12 06:44:56 [DEBUG] clck_gen.py:117 IND CLOCK 10608
2025-03-12 06:44:56 [DEBUG] clck_gen.py:117 IND CLOCK 10710
2025-03-12 06:44:57 [DEBUG] clck_gen.py:117 IND CLOCK 10812
2025-03-12 06:44:57 [DEBUG] clck_gen.py:117 IND CLOCK 10914
2025-03-12 06:44:58 [DEBUG] clck_gen.py:117 IND CLOCK 11016
2025-03-12 06:44:58 [DEBUG] clck_gen.py:117 IND CLOCK 11118
2025-03-12 06:44:59 [DEBUG] clck_gen.py:117 IND CLOCK 11220
2025-03-12 06:44:59 [DEBUG] clck_gen.py:117 IND CLOCK 11322
2025-03-12 06:45:00 [DEBUG] clck_gen.py:117 IND CLOCK 11424
2025-03-12 06:45:00 [DEBUG] clck_gen.py:117 IND CLOCK 11526
2025-03-12 06:45:01 [DEBUG] clck_gen.py:117 IND CLOCK 11628
2025-03-12 06:45:01 [DEBUG] clck_gen.py:117 IND CLOCK 11730
2025-03-12 06:45:02 [DEBUG] clck_gen.py:117 IND CLOCK 11832
2025-03-12 06:45:02 [DEBUG] clck_gen.py:117 IND CLOCK 11934
2025-03-12 06:45:03 [DEBUG] clck_gen.py:117 IND CLOCK 12036
2025-03-12 06:45:03 [DEBUG] clck_gen.py:117 IND CLOCK 12138
2025-03-12 06:45:04 [DEBUG] clck_gen.py:117 IND CLOCK 12240
2025-03-12 06:45:04 [DEBUG] clck_gen.py:117 IND CLOCK 12342
2025-03-12 06:45:04 [DEBUG] clck_gen.py:117 IND CLOCK 12444
2025-03-12 06:45:05 [DEBUG] clck_gen.py:117 IND CLOCK 12546
2025-03-12 06:45:05 [DEBUG] clck_gen.py:117 IND CLOCK 12648
2025-03-12 06:45:06 [DEBUG] clck_gen.py:117 IND CLOCK 12750
2025-03-12 06:45:06 [DEBUG] clck_gen.py:117 IND CLOCK 12852
2025-03-12 06:45:07 [DEBUG] clck_gen.py:117 IND CLOCK 12954
2025-03-12 06:45:07 [DEBUG] clck_gen.py:117 IND CLOCK 13056
2025-03-12 06:45:08 [DEBUG] clck_gen.py:117 IND CLOCK 13158
2025-03-12 06:45:08 [DEBUG] clck_gen.py:117 IND CLOCK 13260
2025-03-12 06:45:09 [DEBUG] clck_gen.py:117 IND CLOCK 13362
2025-03-12 06:45:09 [DEBUG] clck_gen.py:117 IND CLOCK 13464
2025-03-12 06:45:10 [DEBUG] clck_gen.py:117 IND CLOCK 13566
2025-03-12 06:45:10 [DEBUG] clck_gen.py:117 IND CLOCK 13668
2025-03-12 06:45:11 [DEBUG] clck_gen.py:117 IND CLOCK 13770
2025-03-12 06:45:11 [DEBUG] clck_gen.py:117 IND CLOCK 13872
2025-03-12 06:45:12 [DEBUG] clck_gen.py:117 IND CLOCK 13974
2025-03-12 06:45:12 [DEBUG] clck_gen.py:117 IND CLOCK 14076
2025-03-12 06:45:12 [DEBUG] clck_gen.py:117 IND CLOCK 14178
2025-03-12 06:45:13 [DEBUG] clck_gen.py:117 IND CLOCK 14280
2025-03-12 06:45:13 [DEBUG] clck_gen.py:117 IND CLOCK 14382
2025-03-12 06:45:14 [DEBUG] clck_gen.py:117 IND CLOCK 14484
2025-03-12 06:45:14 [DEBUG] clck_gen.py:117 IND CLOCK 14586
2025-03-12 06:45:15 [DEBUG] clck_gen.py:117 IND CLOCK 14688
2025-03-12 06:45:15 [DEBUG] clck_gen.py:117 IND CLOCK 14790
2025-03-12 06:45:16 [DEBUG] clck_gen.py:117 IND CLOCK 14892
2025-03-12 06:45:16 [DEBUG] clck_gen.py:117 IND CLOCK 14994
2025-03-12 06:45:17 [DEBUG] clck_gen.py:117 IND CLOCK 15096
2025-03-12 06:45:17 [DEBUG] clck_gen.py:117 IND CLOCK 15198
2025-03-12 06:45:18 [DEBUG] clck_gen.py:117 IND CLOCK 15300
2025-03-12 06:45:18 [DEBUG] clck_gen.py:117 IND CLOCK 15402
2025-03-12 06:45:19 [DEBUG] clck_gen.py:117 IND CLOCK 15504
2025-03-12 06:45:19 [DEBUG] clck_gen.py:117 IND CLOCK 15606
2025-03-12 06:45:20 [DEBUG] clck_gen.py:117 IND CLOCK 15708
2025-03-12 06:45:20 [DEBUG] clck_gen.py:117 IND CLOCK 15810
2025-03-12 06:45:20 [DEBUG] clck_gen.py:117 IND CLOCK 15912
2025-03-12 06:45:21 [DEBUG] clck_gen.py:117 IND CLOCK 16014
2025-03-12 06:45:21 [DEBUG] clck_gen.py:117 IND CLOCK 16116
2025-03-12 06:45:22 [DEBUG] clck_gen.py:117 IND CLOCK 16218
2025-03-12 06:45:22 [DEBUG] clck_gen.py:117 IND CLOCK 16320
2025-03-12 06:45:23 [DEBUG] clck_gen.py:117 IND CLOCK 16422
2025-03-12 06:45:23 [DEBUG] clck_gen.py:117 IND CLOCK 16524
2025-03-12 06:45:24 [DEBUG] clck_gen.py:117 IND CLOCK 16626
2025-03-12 06:45:24 [DEBUG] clck_gen.py:117 IND CLOCK 16728
2025-03-12 06:45:25 [DEBUG] clck_gen.py:117 IND CLOCK 16830
2025-03-12 06:45:25 [DEBUG] clck_gen.py:117 IND CLOCK 16932
2025-03-12 06:45:26 [DEBUG] clck_gen.py:117 IND CLOCK 17034
2025-03-12 06:45:26 [DEBUG] clck_gen.py:117 IND CLOCK 17136
2025-03-12 06:45:27 [DEBUG] clck_gen.py:117 IND CLOCK 17238
2025-03-12 06:45:27 [DEBUG] clck_gen.py:117 IND CLOCK 17340
2025-03-12 06:45:28 [DEBUG] clck_gen.py:117 IND CLOCK 17442
2025-03-12 06:45:28 [DEBUG] clck_gen.py:117 IND CLOCK 17544
2025-03-12 06:45:28 [DEBUG] clck_gen.py:117 IND CLOCK 17646
2025-03-12 06:45:29 [DEBUG] clck_gen.py:117 IND CLOCK 17748
2025-03-12 06:45:29 [DEBUG] clck_gen.py:117 IND CLOCK 17850
2025-03-12 06:45:30 [DEBUG] clck_gen.py:117 IND CLOCK 17952
2025-03-12 06:45:30 [DEBUG] clck_gen.py:117 IND CLOCK 18054
2025-03-12 06:45:31 [DEBUG] clck_gen.py:117 IND CLOCK 18156
2025-03-12 06:45:31 [DEBUG] clck_gen.py:117 IND CLOCK 18258
2025-03-12 06:45:32 [DEBUG] clck_gen.py:117 IND CLOCK 18360
2025-03-12 06:45:32 [DEBUG] clck_gen.py:117 IND CLOCK 18462
2025-03-12 06:45:33 [DEBUG] clck_gen.py:117 IND CLOCK 18564
2025-03-12 06:45:33 [DEBUG] clck_gen.py:117 IND CLOCK 18666
2025-03-12 06:45:34 [DEBUG] clck_gen.py:117 IND CLOCK 18768
2025-03-12 06:45:34 [DEBUG] clck_gen.py:117 IND CLOCK 18870
2025-03-12 06:45:35 [DEBUG] clck_gen.py:117 IND CLOCK 18972
2025-03-12 06:45:35 [DEBUG] clck_gen.py:117 IND CLOCK 19074
2025-03-12 06:45:36 [DEBUG] clck_gen.py:117 IND CLOCK 19176
2025-03-12 06:45:36 [DEBUG] clck_gen.py:117 IND CLOCK 19278
2025-03-12 06:45:36 [DEBUG] clck_gen.py:117 IND CLOCK 19380
2025-03-12 06:45:37 [DEBUG] clck_gen.py:117 IND CLOCK 19482
2025-03-12 06:45:37 [DEBUG] clck_gen.py:117 IND CLOCK 19584
2025-03-12 06:45:38 [DEBUG] clck_gen.py:117 IND CLOCK 19686
2025-03-12 06:45:38 [DEBUG] clck_gen.py:117 IND CLOCK 19788
2025-03-12 06:45:39 [DEBUG] clck_gen.py:117 IND CLOCK 19890
2025-03-12 06:45:39 [DEBUG] clck_gen.py:117 IND CLOCK 19992
2025-03-12 06:45:40 [DEBUG] clck_gen.py:117 IND CLOCK 20094
2025-03-12 06:45:40 [DEBUG] clck_gen.py:117 IND CLOCK 20196
2025-03-12 06:45:41 [DEBUG] clck_gen.py:117 IND CLOCK 20298
2025-03-12 06:45:41 [DEBUG] clck_gen.py:117 IND CLOCK 20400
2025-03-12 06:45:42 [DEBUG] clck_gen.py:117 IND CLOCK 20502
2025-03-12 06:45:42 [DEBUG] clck_gen.py:117 IND CLOCK 20604
2025-03-12 06:45:43 [DEBUG] clck_gen.py:117 IND CLOCK 20706
2025-03-12 06:45:43 [DEBUG] clck_gen.py:117 IND CLOCK 20808
2025-03-12 06:45:44 [DEBUG] clck_gen.py:117 IND CLOCK 20910
2025-03-12 06:45:44 [DEBUG] clck_gen.py:117 IND CLOCK 21012
2025-03-12 06:45:44 [DEBUG] clck_gen.py:117 IND CLOCK 21114
2025-03-12 06:45:45 [DEBUG] clck_gen.py:117 IND CLOCK 21216
2025-03-12 06:45:45 [DEBUG] clck_gen.py:117 IND CLOCK 21318
2025-03-12 06:45:46 [DEBUG] clck_gen.py:117 IND CLOCK 21420
2025-03-12 06:45:46 [DEBUG] clck_gen.py:117 IND CLOCK 21522
2025-03-12 06:45:47 [DEBUG] clck_gen.py:117 IND CLOCK 21624
2025-03-12 06:45:47 [DEBUG] clck_gen.py:117 IND CLOCK 21726
2025-03-12 06:45:48 [DEBUG] clck_gen.py:117 IND CLOCK 21828
2025-03-12 06:45:48 [DEBUG] clck_gen.py:117 IND CLOCK 21930
2025-03-12 06:45:49 [DEBUG] clck_gen.py:117 IND CLOCK 22032
2025-03-12 06:45:49 [DEBUG] clck_gen.py:117 IND CLOCK 22134
2025-03-12 06:45:50 [DEBUG] clck_gen.py:117 IND CLOCK 22236
2025-03-12 06:45:50 [DEBUG] clck_gen.py:117 IND CLOCK 22338
2025-03-12 06:45:51 [DEBUG] clck_gen.py:117 IND CLOCK 22440
2025-03-12 06:45:51 [DEBUG] clck_gen.py:117 IND CLOCK 22542
2025-03-12 06:45:52 [DEBUG] clck_gen.py:117 IND CLOCK 22644
2025-03-12 06:45:52 [DEBUG] clck_gen.py:117 IND CLOCK 22746
2025-03-12 06:45:52 [DEBUG] clck_gen.py:117 IND CLOCK 22848
2025-03-12 06:45:53 [DEBUG] clck_gen.py:117 IND CLOCK 22950
2025-03-12 06:45:53 [DEBUG] clck_gen.py:117 IND CLOCK 23052
2025-03-12 06:45:54 [DEBUG] clck_gen.py:117 IND CLOCK 23154
2025-03-12 06:45:54 [DEBUG] clck_gen.py:117 IND CLOCK 23256
2025-03-12 06:45:55 [DEBUG] clck_gen.py:117 IND CLOCK 23358
2025-03-12 06:45:55 [DEBUG] clck_gen.py:117 IND CLOCK 23460
2025-03-12 06:45:56 [DEBUG] clck_gen.py:117 IND CLOCK 23562
2025-03-12 06:45:56 [DEBUG] clck_gen.py:117 IND CLOCK 23664
2025-03-12 06:45:57 [DEBUG] clck_gen.py:117 IND CLOCK 23766
2025-03-12 06:45:57 [DEBUG] clck_gen.py:117 IND CLOCK 23868
2025-03-12 06:45:58 [DEBUG] clck_gen.py:117 IND CLOCK 23970
2025-03-12 06:45:58 [DEBUG] clck_gen.py:117 IND CLOCK 24072
2025-03-12 06:45:59 [DEBUG] clck_gen.py:117 IND CLOCK 24174
2025-03-12 06:45:59 [DEBUG] clck_gen.py:117 IND CLOCK 24276
2025-03-12 06:46:00 [DEBUG] clck_gen.py:117 IND CLOCK 24378
2025-03-12 06:46:00 [DEBUG] clck_gen.py:117 IND CLOCK 24480
2025-03-12 06:46:00 [DEBUG] clck_gen.py:117 IND CLOCK 24582
2025-03-12 06:46:01 [DEBUG] clck_gen.py:117 IND CLOCK 24684
2025-03-12 06:46:01 [DEBUG] clck_gen.py:117 IND CLOCK 24786
2025-03-12 06:46:02 [DEBUG] clck_gen.py:117 IND CLOCK 24888
2025-03-12 06:46:02 [DEBUG] clck_gen.py:117 IND CLOCK 24990
2025-03-12 06:46:03 [DEBUG] clck_gen.py:117 IND CLOCK 25092
2025-03-12 06:46:03 [DEBUG] clck_gen.py:117 IND CLOCK 25194
2025-03-12 06:46:04 [DEBUG] clck_gen.py:117 IND CLOCK 25296
2025-03-12 06:46:04 [DEBUG] clck_gen.py:117 IND CLOCK 25398
2025-03-12 06:46:05 [DEBUG] clck_gen.py:117 IND CLOCK 25500
2025-03-12 06:46:05 [DEBUG] clck_gen.py:117 IND CLOCK 25602
2025-03-12 06:46:06 [DEBUG] clck_gen.py:117 IND CLOCK 25704
2025-03-12 06:46:06 [DEBUG] clck_gen.py:117 IND CLOCK 25806
2025-03-12 06:46:07 [DEBUG] clck_gen.py:117 IND CLOCK 25908
2025-03-12 06:46:07 [DEBUG] clck_gen.py:117 IND CLOCK 26010
2025-03-12 06:46:08 [DEBUG] clck_gen.py:117 IND CLOCK 26112
2025-03-12 06:46:08 [DEBUG] clck_gen.py:117 IND CLOCK 26214
2025-03-12 06:46:08 [DEBUG] clck_gen.py:117 IND CLOCK 26316
2025-03-12 06:46:09 [DEBUG] clck_gen.py:117 IND CLOCK 26418
2025-03-12 06:46:09 [DEBUG] clck_gen.py:117 IND CLOCK 26520
2025-03-12 06:46:10 [DEBUG] clck_gen.py:117 IND CLOCK 26622
2025-03-12 06:46:10 [DEBUG] clck_gen.py:117 IND CLOCK 26724
2025-03-12 06:46:11 [DEBUG] clck_gen.py:117 IND CLOCK 26826
2025-03-12 06:46:11 [DEBUG] clck_gen.py:117 IND CLOCK 26928
2025-03-12 06:46:12 [DEBUG] clck_gen.py:117 IND CLOCK 27030
2025-03-12 06:46:12 [DEBUG] clck_gen.py:117 IND CLOCK 27132
2025-03-12 06:46:13 [DEBUG] clck_gen.py:117 IND CLOCK 27234
2025-03-12 06:46:13 [DEBUG] clck_gen.py:117 IND CLOCK 27336
2025-03-12 06:46:14 [DEBUG] clck_gen.py:117 IND CLOCK 27438
2025-03-12 06:46:14 [DEBUG] clck_gen.py:117 IND CLOCK 27540
2025-03-12 06:46:15 [DEBUG] clck_gen.py:117 IND CLOCK 27642
2025-03-12 06:46:15 [DEBUG] clck_gen.py:117 IND CLOCK 27744
2025-03-12 06:46:16 [DEBUG] clck_gen.py:117 IND CLOCK 27846
2025-03-12 06:46:16 [DEBUG] clck_gen.py:117 IND CLOCK 27948
2025-03-12 06:46:16 [DEBUG] clck_gen.py:117 IND CLOCK 28050
2025-03-12 06:46:17 [DEBUG] clck_gen.py:117 IND CLOCK 28152
2025-03-12 06:46:17 [DEBUG] clck_gen.py:117 IND CLOCK 28254
2025-03-12 06:46:18 [DEBUG] clck_gen.py:117 IND CLOCK 28356
2025-03-12 06:46:18 [DEBUG] clck_gen.py:117 IND CLOCK 28458
2025-03-12 06:46:19 [DEBUG] clck_gen.py:117 IND CLOCK 28560
2025-03-12 06:46:19 [DEBUG] clck_gen.py:117 IND CLOCK 28662
2025-03-12 06:46:20 [DEBUG] clck_gen.py:117 IND CLOCK 28764
2025-03-12 06:46:20 [DEBUG] clck_gen.py:117 IND CLOCK 28866
2025-03-12 06:46:21 [DEBUG] clck_gen.py:117 IND CLOCK 28968
2025-03-12 06:46:21 [DEBUG] clck_gen.py:117 IND CLOCK 29070
2025-03-12 06:46:22 [DEBUG] clck_gen.py:117 IND CLOCK 29172
2025-03-12 06:46:22 [DEBUG] clck_gen.py:117 IND CLOCK 29274
2025-03-12 06:46:23 [DEBUG] clck_gen.py:117 IND CLOCK 29376
2025-03-12 06:46:23 [DEBUG] clck_gen.py:117 IND CLOCK 29478
2025-03-12 06:46:24 [DEBUG] clck_gen.py:117 IND CLOCK 29580
2025-03-12 06:46:24 [DEBUG] clck_gen.py:117 IND CLOCK 29682
2025-03-12 06:46:24 [DEBUG] clck_gen.py:117 IND CLOCK 29784
2025-03-12 06:46:25 [DEBUG] clck_gen.py:117 IND CLOCK 29886
2025-03-12 06:46:25 [DEBUG] clck_gen.py:117 IND CLOCK 29988
2025-03-12 06:46:26 [DEBUG] clck_gen.py:117 IND CLOCK 30090
2025-03-12 06:46:26 [DEBUG] clck_gen.py:117 IND CLOCK 30192
2025-03-12 06:46:27 [DEBUG] clck_gen.py:117 IND CLOCK 30294
2025-03-12 06:46:27 [DEBUG] clck_gen.py:117 IND CLOCK 30396
2025-03-12 06:46:28 [DEBUG] clck_gen.py:117 IND CLOCK 30498
2025-03-12 06:46:28 [DEBUG] clck_gen.py:117 IND CLOCK 30600
2025-03-12 06:46:29 [DEBUG] clck_gen.py:117 IND CLOCK 30702
2025-03-12 06:46:29 [DEBUG] clck_gen.py:117 IND CLOCK 30804
2025-03-12 06:46:30 [DEBUG] clck_gen.py:117 IND CLOCK 30906
2025-03-12 06:46:30 [DEBUG] clck_gen.py:117 IND CLOCK 31008
2025-03-12 06:46:31 [DEBUG] clck_gen.py:117 IND CLOCK 31110
2025-03-12 06:46:31 [DEBUG] clck_gen.py:117 IND CLOCK 31212
2025-03-12 06:46:32 [DEBUG] clck_gen.py:117 IND CLOCK 31314
2025-03-12 06:46:32 [DEBUG] clck_gen.py:117 IND CLOCK 31416
2025-03-12 06:46:32 [DEBUG] clck_gen.py:117 IND CLOCK 31518
2025-03-12 06:46:33 [DEBUG] clck_gen.py:117 IND CLOCK 31620
2025-03-12 06:46:33 [DEBUG] clck_gen.py:117 IND CLOCK 31722
2025-03-12 06:46:34 [DEBUG] clck_gen.py:117 IND CLOCK 31824
2025-03-12 06:46:34 [DEBUG] clck_gen.py:117 IND CLOCK 31926
2025-03-12 06:46:35 [DEBUG] clck_gen.py:117 IND CLOCK 32028
2025-03-12 06:46:35 [DEBUG] clck_gen.py:117 IND CLOCK 32130
2025-03-12 06:46:36 [DEBUG] clck_gen.py:117 IND CLOCK 32232
2025-03-12 06:46:36 [DEBUG] clck_gen.py:117 IND CLOCK 32334
2025-03-12 06:46:37 [DEBUG] clck_gen.py:117 IND CLOCK 32436
2025-03-12 06:46:37 [DEBUG] clck_gen.py:117 IND CLOCK 32538
2025-03-12 06:46:38 [DEBUG] clck_gen.py:117 IND CLOCK 32640
2025-03-12 06:46:38 [DEBUG] clck_gen.py:117 IND CLOCK 32742
2025-03-12 06:46:39 [DEBUG] clck_gen.py:117 IND CLOCK 32844
2025-03-12 06:46:39 [DEBUG] clck_gen.py:117 IND CLOCK 32946
2025-03-12 06:46:40 [DEBUG] clck_gen.py:117 IND CLOCK 33048
2025-03-12 06:46:40 [DEBUG] clck_gen.py:117 IND CLOCK 33150
2025-03-12 06:46:40 [DEBUG] clck_gen.py:117 IND CLOCK 33252
2025-03-12 06:46:41 [DEBUG] clck_gen.py:117 IND CLOCK 33354
2025-03-12 06:46:41 [DEBUG] clck_gen.py:117 IND CLOCK 33456
2025-03-12 06:46:42 [DEBUG] clck_gen.py:117 IND CLOCK 33558
2025-03-12 06:46:42 [DEBUG] clck_gen.py:117 IND CLOCK 33660
2025-03-12 06:46:43 [DEBUG] clck_gen.py:117 IND CLOCK 33762
2025-03-12 06:46:43 [DEBUG] clck_gen.py:117 IND CLOCK 33864
2025-03-12 06:46:44 [DEBUG] clck_gen.py:117 IND CLOCK 33966
2025-03-12 06:46:44 [DEBUG] clck_gen.py:117 IND CLOCK 34068
2025-03-12 06:46:45 [DEBUG] clck_gen.py:117 IND CLOCK 34170
2025-03-12 06:46:45 [DEBUG] clck_gen.py:117 IND CLOCK 34272
2025-03-12 06:46:46 [DEBUG] clck_gen.py:117 IND CLOCK 34374
2025-03-12 06:46:46 [DEBUG] clck_gen.py:117 IND CLOCK 34476
2025-03-12 06:46:47 [DEBUG] clck_gen.py:117 IND CLOCK 34578
2025-03-12 06:46:47 [DEBUG] clck_gen.py:117 IND CLOCK 34680
2025-03-12 06:46:48 [DEBUG] clck_gen.py:117 IND CLOCK 34782
2025-03-12 06:46:48 [DEBUG] clck_gen.py:117 IND CLOCK 34884
2025-03-12 06:46:48 [DEBUG] clck_gen.py:117 IND CLOCK 34986
2025-03-12 06:46:49 [DEBUG] clck_gen.py:117 IND CLOCK 35088
2025-03-12 06:46:49 [DEBUG] clck_gen.py:117 IND CLOCK 35190
2025-03-12 06:46:50 [DEBUG] clck_gen.py:117 IND CLOCK 35292
2025-03-12 06:46:50 [DEBUG] clck_gen.py:117 IND CLOCK 35394
2025-03-12 06:46:51 [DEBUG] clck_gen.py:117 IND CLOCK 35496
2025-03-12 06:46:51 [DEBUG] clck_gen.py:117 IND CLOCK 35598
2025-03-12 06:46:52 [DEBUG] clck_gen.py:117 IND CLOCK 35700
2025-03-12 06:46:52 [DEBUG] clck_gen.py:117 IND CLOCK 35802
2025-03-12 06:46:53 [DEBUG] clck_gen.py:117 IND CLOCK 35904
2025-03-12 06:46:53 [DEBUG] clck_gen.py:117 IND CLOCK 36006
2025-03-12 06:46:54 [DEBUG] clck_gen.py:117 IND CLOCK 36108
2025-03-12 06:46:54 [DEBUG] clck_gen.py:117 IND CLOCK 36210
2025-03-12 06:46:55 [DEBUG] clck_gen.py:117 IND CLOCK 36312
2025-03-12 06:46:55 [DEBUG] clck_gen.py:117 IND CLOCK 36414
2025-03-12 06:46:56 [DEBUG] clck_gen.py:117 IND CLOCK 36516
2025-03-12 06:46:56 [DEBUG] clck_gen.py:117 IND CLOCK 36618
2025-03-12 06:46:56 [DEBUG] clck_gen.py:117 IND CLOCK 36720
2025-03-12 06:46:57 [DEBUG] clck_gen.py:117 IND CLOCK 36822
2025-03-12 06:46:57 [DEBUG] clck_gen.py:117 IND CLOCK 36924
2025-03-12 06:46:58 [DEBUG] clck_gen.py:117 IND CLOCK 37026
2025-03-12 06:46:58 [DEBUG] clck_gen.py:117 IND CLOCK 37128
2025-03-12 06:46:59 [DEBUG] clck_gen.py:117 IND CLOCK 37230
2025-03-12 06:46:59 [DEBUG] clck_gen.py:117 IND CLOCK 37332
2025-03-12 06:47:00 [DEBUG] clck_gen.py:117 IND CLOCK 37434
2025-03-12 06:47:00 [DEBUG] clck_gen.py:117 IND CLOCK 37536
2025-03-12 06:47:01 [DEBUG] clck_gen.py:117 IND CLOCK 37638
2025-03-12 06:47:01 [DEBUG] clck_gen.py:117 IND CLOCK 37740
2025-03-12 06:47:02 [DEBUG] clck_gen.py:117 IND CLOCK 37842
2025-03-12 06:47:02 [DEBUG] clck_gen.py:117 IND CLOCK 37944
2025-03-12 06:47:03 [DEBUG] clck_gen.py:117 IND CLOCK 38046
2025-03-12 06:47:03 [DEBUG] clck_gen.py:117 IND CLOCK 38148
2025-03-12 06:47:04 [DEBUG] clck_gen.py:117 IND CLOCK 38250
2025-03-12 06:47:04 [DEBUG] clck_gen.py:117 IND CLOCK 38352
2025-03-12 06:47:04 [DEBUG] clck_gen.py:117 IND CLOCK 38454
2025-03-12 06:47:05 [DEBUG] clck_gen.py:117 IND CLOCK 38556
2025-03-12 06:47:05 [DEBUG] clck_gen.py:117 IND CLOCK 38658
2025-03-12 06:47:06 [DEBUG] clck_gen.py:117 IND CLOCK 38760
2025-03-12 06:47:06 [DEBUG] clck_gen.py:117 IND CLOCK 38862
2025-03-12 06:47:07 [DEBUG] clck_gen.py:117 IND CLOCK 38964
2025-03-12 06:47:07 [DEBUG] clck_gen.py:117 IND CLOCK 39066
2025-03-12 06:47:08 [DEBUG] clck_gen.py:117 IND CLOCK 39168
2025-03-12 06:47:08 [DEBUG] clck_gen.py:117 IND CLOCK 39270
2025-03-12 06:47:09 [DEBUG] clck_gen.py:117 IND CLOCK 39372
2025-03-12 06:47:09 [DEBUG] clck_gen.py:117 IND CLOCK 39474
2025-03-12 06:47:10 [DEBUG] clck_gen.py:117 IND CLOCK 39576
2025-03-12 06:47:10 [DEBUG] clck_gen.py:117 IND CLOCK 39678
2025-03-12 06:47:11 [DEBUG] clck_gen.py:117 IND CLOCK 39780
2025-03-12 06:47:11 [DEBUG] clck_gen.py:117 IND CLOCK 39882
2025-03-12 06:47:12 [DEBUG] clck_gen.py:117 IND CLOCK 39984
2025-03-12 06:47:12 [DEBUG] clck_gen.py:117 IND CLOCK 40086
2025-03-12 06:47:12 [DEBUG] clck_gen.py:117 IND CLOCK 40188
2025-03-12 06:47:13 [DEBUG] clck_gen.py:117 IND CLOCK 40290
2025-03-12 06:47:13 [DEBUG] clck_gen.py:117 IND CLOCK 40392
2025-03-12 06:47:14 [DEBUG] clck_gen.py:117 IND CLOCK 40494
2025-03-12 06:47:14 [DEBUG] clck_gen.py:117 IND CLOCK 40596
2025-03-12 06:47:15 [DEBUG] clck_gen.py:117 IND CLOCK 40698
2025-03-12 06:47:15 [DEBUG] clck_gen.py:117 IND CLOCK 40800
2025-03-12 06:47:16 [DEBUG] clck_gen.py:117 IND CLOCK 40902
2025-03-12 06:47:16 [DEBUG] clck_gen.py:117 IND CLOCK 41004
2025-03-12 06:47:17 [DEBUG] clck_gen.py:117 IND CLOCK 41106
2025-03-12 06:47:17 [DEBUG] clck_gen.py:117 IND CLOCK 41208
2025-03-12 06:47:18 [DEBUG] clck_gen.py:117 IND CLOCK 41310
2025-03-12 06:47:18 [DEBUG] clck_gen.py:117 IND CLOCK 41412
2025-03-12 06:47:19 [DEBUG] clck_gen.py:117 IND CLOCK 41514
2025-03-12 06:47:19 [DEBUG] clck_gen.py:117 IND CLOCK 41616
2025-03-12 06:47:20 [DEBUG] clck_gen.py:117 IND CLOCK 41718
2025-03-12 06:47:20 [DEBUG] clck_gen.py:117 IND CLOCK 41820
2025-03-12 06:47:21 [DEBUG] clck_gen.py:117 IND CLOCK 41922
2025-03-12 06:47:21 [DEBUG] clck_gen.py:117 IND CLOCK 42024
2025-03-12 06:47:21 [DEBUG] clck_gen.py:117 IND CLOCK 42126
2025-03-12 06:47:22 [DEBUG] clck_gen.py:117 IND CLOCK 42228
2025-03-12 06:47:22 [DEBUG] clck_gen.py:117 IND CLOCK 42330
2025-03-12 06:47:23 [DEBUG] clck_gen.py:117 IND CLOCK 42432
2025-03-12 06:47:23 [DEBUG] clck_gen.py:117 IND CLOCK 42534
2025-03-12 06:47:24 [DEBUG] clck_gen.py:117 IND CLOCK 42636
2025-03-12 06:47:24 [DEBUG] clck_gen.py:117 IND CLOCK 42738
2025-03-12 06:47:25 [DEBUG] clck_gen.py:117 IND CLOCK 42840
2025-03-12 06:47:25 [DEBUG] clck_gen.py:117 IND CLOCK 42942
2025-03-12 06:47:26 [DEBUG] clck_gen.py:117 IND CLOCK 43044
2025-03-12 06:47:26 [DEBUG] clck_gen.py:117 IND CLOCK 43146
2025-03-12 06:47:27 [DEBUG] clck_gen.py:117 IND CLOCK 43248
2025-03-12 06:47:27 [DEBUG] clck_gen.py:117 IND CLOCK 43350
2025-03-12 06:47:28 [DEBUG] clck_gen.py:117 IND CLOCK 43452
2025-03-12 06:47:28 [DEBUG] clck_gen.py:117 IND CLOCK 43554
2025-03-12 06:47:29 [DEBUG] clck_gen.py:117 IND CLOCK 43656
2025-03-12 06:47:29 [DEBUG] clck_gen.py:117 IND CLOCK 43758
2025-03-12 06:47:29 [DEBUG] clck_gen.py:117 IND CLOCK 43860
2025-03-12 06:47:30 [DEBUG] clck_gen.py:117 IND CLOCK 43962
2025-03-12 06:47:30 [DEBUG] clck_gen.py:117 IND CLOCK 44064
2025-03-12 06:47:31 [DEBUG] clck_gen.py:117 IND CLOCK 44166
2025-03-12 06:47:31 [DEBUG] clck_gen.py:117 IND CLOCK 44268
2025-03-12 06:47:32 [DEBUG] clck_gen.py:117 IND CLOCK 44370
2025-03-12 06:47:32 [DEBUG] clck_gen.py:117 IND CLOCK 44472
2025-03-12 06:47:33 [DEBUG] clck_gen.py:117 IND CLOCK 44574
2025-03-12 06:47:33 [DEBUG] clck_gen.py:117 IND CLOCK 44676
2025-03-12 06:47:34 [DEBUG] clck_gen.py:117 IND CLOCK 44778
2025-03-12 06:47:34 [DEBUG] clck_gen.py:117 IND CLOCK 44880
2025-03-12 06:47:35 [DEBUG] clck_gen.py:117 IND CLOCK 44982
2025-03-12 06:47:35 [DEBUG] clck_gen.py:117 IND CLOCK 45084
2025-03-12 06:47:36 [DEBUG] clck_gen.py:117 IND CLOCK 45186
2025-03-12 06:47:36 [DEBUG] clck_gen.py:117 IND CLOCK 45288
2025-03-12 06:47:37 [DEBUG] clck_gen.py:117 IND CLOCK 45390
2025-03-12 06:47:37 [DEBUG] clck_gen.py:117 IND CLOCK 45492
2025-03-12 06:47:37 [DEBUG] clck_gen.py:117 IND CLOCK 45594
2025-03-12 06:47:38 [DEBUG] clck_gen.py:117 IND CLOCK 45696
2025-03-12 06:47:38 [DEBUG] clck_gen.py:117 IND CLOCK 45798
2025-03-12 06:47:39 [DEBUG] clck_gen.py:117 IND CLOCK 45900
2025-03-12 06:47:39 [DEBUG] clck_gen.py:117 IND CLOCK 46002
2025-03-12 06:47:40 [DEBUG] clck_gen.py:117 IND CLOCK 46104
2025-03-12 06:47:40 [DEBUG] clck_gen.py:117 IND CLOCK 46206
2025-03-12 06:47:41 [DEBUG] clck_gen.py:117 IND CLOCK 46308
2025-03-12 06:47:41 [DEBUG] clck_gen.py:117 IND CLOCK 46410
2025-03-12 06:47:42 [DEBUG] clck_gen.py:117 IND CLOCK 46512
2025-03-12 06:47:42 [DEBUG] clck_gen.py:117 IND CLOCK 46614
2025-03-12 06:47:43 [DEBUG] clck_gen.py:117 IND CLOCK 46716
2025-03-12 06:47:43 [DEBUG] clck_gen.py:117 IND CLOCK 46818
2025-03-12 06:47:44 [DEBUG] clck_gen.py:117 IND CLOCK 46920
2025-03-12 06:47:44 [DEBUG] clck_gen.py:117 IND CLOCK 47022
2025-03-12 06:47:45 [DEBUG] clck_gen.py:117 IND CLOCK 47124
2025-03-12 06:47:45 [DEBUG] clck_gen.py:117 IND CLOCK 47226
2025-03-12 06:47:45 [DEBUG] clck_gen.py:117 IND CLOCK 47328
2025-03-12 06:47:46 [DEBUG] clck_gen.py:117 IND CLOCK 47430
2025-03-12 06:47:46 [DEBUG] clck_gen.py:117 IND CLOCK 47532
2025-03-12 06:47:47 [DEBUG] clck_gen.py:117 IND CLOCK 47634
2025-03-12 06:47:47 [DEBUG] clck_gen.py:117 IND CLOCK 47736
2025-03-12 06:47:48 [DEBUG] clck_gen.py:117 IND CLOCK 47838
2025-03-12 06:47:48 [DEBUG] clck_gen.py:117 IND CLOCK 47940
2025-03-12 06:47:49 [DEBUG] clck_gen.py:117 IND CLOCK 48042
2025-03-12 06:47:49 [DEBUG] clck_gen.py:117 IND CLOCK 48144
2025-03-12 06:47:50 [DEBUG] clck_gen.py:117 IND CLOCK 48246
2025-03-12 06:47:50 [DEBUG] clck_gen.py:117 IND CLOCK 48348
2025-03-12 06:47:51 [DEBUG] clck_gen.py:117 IND CLOCK 48450
2025-03-12 06:47:51 [DEBUG] clck_gen.py:117 IND CLOCK 48552
2025-03-12 06:47:52 [DEBUG] clck_gen.py:117 IND CLOCK 48654
2025-03-12 06:47:52 [DEBUG] clck_gen.py:117 IND CLOCK 48756
2025-03-12 06:47:53 [DEBUG] clck_gen.py:117 IND CLOCK 48858
2025-03-12 06:47:53 [DEBUG] clck_gen.py:117 IND CLOCK 48960
2025-03-12 06:47:53 [DEBUG] clck_gen.py:117 IND CLOCK 49062
2025-03-12 06:47:54 [DEBUG] clck_gen.py:117 IND CLOCK 49164
2025-03-12 06:47:54 [DEBUG] clck_gen.py:117 IND CLOCK 49266
2025-03-12 06:47:55 [DEBUG] clck_gen.py:117 IND CLOCK 49368
2025-03-12 06:47:55 [DEBUG] clck_gen.py:117 IND CLOCK 49470
2025-03-12 06:47:56 [DEBUG] clck_gen.py:117 IND CLOCK 49572
2025-03-12 06:47:56 [DEBUG] clck_gen.py:117 IND CLOCK 49674
2025-03-12 06:47:57 [DEBUG] clck_gen.py:117 IND CLOCK 49776
2025-03-12 06:47:57 [DEBUG] clck_gen.py:117 IND CLOCK 49878
2025-03-12 06:47:58 [DEBUG] clck_gen.py:117 IND CLOCK 49980
2025-03-12 06:47:58 [DEBUG] clck_gen.py:117 IND CLOCK 50082
2025-03-12 06:47:59 [DEBUG] clck_gen.py:117 IND CLOCK 50184
2025-03-12 06:47:59 [DEBUG] clck_gen.py:117 IND CLOCK 50286
2025-03-12 06:48:00 [DEBUG] clck_gen.py:117 IND CLOCK 50388
2025-03-12 06:48:00 [DEBUG] clck_gen.py:117 IND CLOCK 50490
2025-03-12 06:48:01 [DEBUG] clck_gen.py:117 IND CLOCK 50592
2025-03-12 06:48:01 [DEBUG] clck_gen.py:117 IND CLOCK 50694
2025-03-12 06:48:01 [DEBUG] clck_gen.py:117 IND CLOCK 50796
2025-03-12 06:48:02 [DEBUG] clck_gen.py:117 IND CLOCK 50898
2025-03-12 06:48:02 [DEBUG] clck_gen.py:117 IND CLOCK 51000
2025-03-12 06:48:03 [DEBUG] clck_gen.py:117 IND CLOCK 51102
2025-03-12 06:48:03 [DEBUG] clck_gen.py:117 IND CLOCK 51204
2025-03-12 06:48:04 [DEBUG] clck_gen.py:117 IND CLOCK 51306
2025-03-12 06:48:04 [DEBUG] clck_gen.py:117 IND CLOCK 51408
2025-03-12 06:48:05 [DEBUG] clck_gen.py:117 IND CLOCK 51510
2025-03-12 06:48:05 [DEBUG] clck_gen.py:117 IND CLOCK 51612
2025-03-12 06:48:06 [DEBUG] clck_gen.py:117 IND CLOCK 51714
2025-03-12 06:48:06 [DEBUG] clck_gen.py:117 IND CLOCK 51816
2025-03-12 06:48:07 [DEBUG] clck_gen.py:117 IND CLOCK 51918
2025-03-12 06:48:07 [DEBUG] clck_gen.py:117 IND CLOCK 52020
2025-03-12 06:48:08 [DEBUG] clck_gen.py:117 IND CLOCK 52122
2025-03-12 06:48:08 [DEBUG] clck_gen.py:117 IND CLOCK 52224
2025-03-12 06:48:09 [DEBUG] clck_gen.py:117 IND CLOCK 52326
2025-03-12 06:48:09 [DEBUG] clck_gen.py:117 IND CLOCK 52428
2025-03-12 06:48:09 [DEBUG] clck_gen.py:117 IND CLOCK 52530
2025-03-12 06:48:10 [DEBUG] clck_gen.py:117 IND CLOCK 52632
2025-03-12 06:48:10 [DEBUG] clck_gen.py:117 IND CLOCK 52734
2025-03-12 06:48:11 [DEBUG] clck_gen.py:117 IND CLOCK 52836
2025-03-12 06:48:11 [DEBUG] clck_gen.py:117 IND CLOCK 52938
2025-03-12 06:48:12 [DEBUG] clck_gen.py:117 IND CLOCK 53040
2025-03-12 06:48:12 [DEBUG] clck_gen.py:117 IND CLOCK 53142
2025-03-12 06:48:13 [DEBUG] clck_gen.py:117 IND CLOCK 53244
2025-03-12 06:48:13 [DEBUG] clck_gen.py:117 IND CLOCK 53346
2025-03-12 06:48:14 [DEBUG] clck_gen.py:117 IND CLOCK 53448
2025-03-12 06:48:14 [DEBUG] clck_gen.py:117 IND CLOCK 53550
2025-03-12 06:48:15 [DEBUG] clck_gen.py:117 IND CLOCK 53652
2025-03-12 06:48:15 [DEBUG] clck_gen.py:117 IND CLOCK 53754
2025-03-12 06:48:16 [DEBUG] clck_gen.py:117 IND CLOCK 53856
2025-03-12 06:48:16 [DEBUG] clck_gen.py:117 IND CLOCK 53958
2025-03-12 06:48:17 [DEBUG] clck_gen.py:117 IND CLOCK 54060
2025-03-12 06:48:17 [DEBUG] clck_gen.py:117 IND CLOCK 54162
2025-03-12 06:48:17 [DEBUG] clck_gen.py:117 IND CLOCK 54264
2025-03-12 06:48:18 [DEBUG] clck_gen.py:117 IND CLOCK 54366
2025-03-12 06:48:18 [DEBUG] clck_gen.py:117 IND CLOCK 54468
2025-03-12 06:48:19 [DEBUG] clck_gen.py:117 IND CLOCK 54570
2025-03-12 06:48:19 [DEBUG] clck_gen.py:117 IND CLOCK 54672
2025-03-12 06:48:20 [DEBUG] clck_gen.py:117 IND CLOCK 54774
2025-03-12 06:48:20 [DEBUG] clck_gen.py:117 IND CLOCK 54876
2025-03-12 06:48:21 [DEBUG] clck_gen.py:117 IND CLOCK 54978
2025-03-12 06:48:21 [DEBUG] clck_gen.py:117 IND CLOCK 55080
2025-03-12 06:48:21 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -12021us; resetting the clock
2025-03-12 06:48:22 [DEBUG] clck_gen.py:117 IND CLOCK 55182
2025-03-12 06:48:22 [DEBUG] clck_gen.py:117 IND CLOCK 55284
2025-03-12 06:48:23 [DEBUG] clck_gen.py:117 IND CLOCK 55386
2025-03-12 06:48:23 [DEBUG] clck_gen.py:117 IND CLOCK 55488
2025-03-12 06:48:24 [DEBUG] clck_gen.py:117 IND CLOCK 55590
2025-03-12 06:48:24 [DEBUG] clck_gen.py:117 IND CLOCK 55692
2025-03-12 06:48:25 [DEBUG] clck_gen.py:117 IND CLOCK 55794
2025-03-12 06:48:25 [DEBUG] clck_gen.py:117 IND CLOCK 55896
2025-03-12 06:48:25 [DEBUG] clck_gen.py:117 IND CLOCK 55998
2025-03-12 06:48:26 [DEBUG] clck_gen.py:117 IND CLOCK 56100
2025-03-12 06:48:26 [DEBUG] clck_gen.py:117 IND CLOCK 56202
2025-03-12 06:48:27 [DEBUG] clck_gen.py:117 IND CLOCK 56304
2025-03-12 06:48:27 [DEBUG] clck_gen.py:117 IND CLOCK 56406
2025-03-12 06:48:28 [DEBUG] clck_gen.py:117 IND CLOCK 56508
2025-03-12 06:48:28 [DEBUG] clck_gen.py:117 IND CLOCK 56610
2025-03-12 06:48:29 [DEBUG] clck_gen.py:117 IND CLOCK 56712
2025-03-12 06:48:29 [DEBUG] clck_gen.py:117 IND CLOCK 56814
2025-03-12 06:48:30 [DEBUG] clck_gen.py:117 IND CLOCK 56916
2025-03-12 06:48:30 [DEBUG] clck_gen.py:117 IND CLOCK 57018
2025-03-12 06:48:31 [DEBUG] clck_gen.py:117 IND CLOCK 57120
2025-03-12 06:48:31 [DEBUG] clck_gen.py:117 IND CLOCK 57222
2025-03-12 06:48:32 [DEBUG] clck_gen.py:117 IND CLOCK 57324
2025-03-12 06:48:32 [DEBUG] clck_gen.py:117 IND CLOCK 57426
2025-03-12 06:48:33 [DEBUG] clck_gen.py:117 IND CLOCK 57528
2025-03-12 06:48:33 [DEBUG] clck_gen.py:117 IND CLOCK 57630
2025-03-12 06:48:33 [DEBUG] clck_gen.py:117 IND CLOCK 57732
2025-03-12 06:48:34 [DEBUG] clck_gen.py:117 IND CLOCK 57834
2025-03-12 06:48:34 [DEBUG] clck_gen.py:117 IND CLOCK 57936
2025-03-12 06:48:35 [DEBUG] clck_gen.py:117 IND CLOCK 58038
2025-03-12 06:48:35 [DEBUG] clck_gen.py:117 IND CLOCK 58140
2025-03-12 06:48:36 [DEBUG] clck_gen.py:117 IND CLOCK 58242
2025-03-12 06:48:36 [DEBUG] clck_gen.py:117 IND CLOCK 58344
2025-03-12 06:48:37 [DEBUG] clck_gen.py:117 IND CLOCK 58446
2025-03-12 06:48:37 [DEBUG] clck_gen.py:117 IND CLOCK 58548
2025-03-12 06:48:38 [DEBUG] clck_gen.py:117 IND CLOCK 58650
2025-03-12 06:48:38 [DEBUG] clck_gen.py:117 IND CLOCK 58752
2025-03-12 06:48:39 [DEBUG] clck_gen.py:117 IND CLOCK 58854
2025-03-12 06:48:39 [DEBUG] clck_gen.py:117 IND CLOCK 58956
2025-03-12 06:48:40 [DEBUG] clck_gen.py:117 IND CLOCK 59058
2025-03-12 06:48:40 [DEBUG] clck_gen.py:117 IND CLOCK 59160
2025-03-12 06:48:41 [DEBUG] clck_gen.py:117 IND CLOCK 59262
2025-03-12 06:48:41 [DEBUG] clck_gen.py:117 IND CLOCK 59364
2025-03-12 06:48:41 [DEBUG] clck_gen.py:117 IND CLOCK 59466
2025-03-12 06:48:42 [DEBUG] clck_gen.py:117 IND CLOCK 59568
2025-03-12 06:48:42 [DEBUG] clck_gen.py:117 IND CLOCK 59670
2025-03-12 06:48:43 [DEBUG] clck_gen.py:117 IND CLOCK 59772
2025-03-12 06:48:43 [DEBUG] clck_gen.py:117 IND CLOCK 59874
2025-03-12 06:48:44 [DEBUG] clck_gen.py:117 IND CLOCK 59976
2025-03-12 06:48:44 [DEBUG] clck_gen.py:117 IND CLOCK 60078
2025-03-12 06:48:45 [DEBUG] clck_gen.py:117 IND CLOCK 60180
2025-03-12 06:48:45 [DEBUG] clck_gen.py:117 IND CLOCK 60282
2025-03-12 06:48:46 [DEBUG] clck_gen.py:117 IND CLOCK 60384
2025-03-12 06:48:46 [DEBUG] clck_gen.py:117 IND CLOCK 60486
2025-03-12 06:48:47 [DEBUG] clck_gen.py:117 IND CLOCK 60588
2025-03-12 06:48:47 [DEBUG] clck_gen.py:117 IND CLOCK 60690
2025-03-12 06:48:48 [DEBUG] clck_gen.py:117 IND CLOCK 60792
2025-03-12 06:48:48 [DEBUG] clck_gen.py:117 IND CLOCK 60894
2025-03-12 06:48:49 [DEBUG] clck_gen.py:117 IND CLOCK 60996
2025-03-12 06:48:49 [DEBUG] clck_gen.py:117 IND CLOCK 61098
2025-03-12 06:48:49 [DEBUG] clck_gen.py:117 IND CLOCK 61200
2025-03-12 06:48:50 [DEBUG] clck_gen.py:117 IND CLOCK 61302
2025-03-12 06:48:50 [DEBUG] clck_gen.py:117 IND CLOCK 61404
2025-03-12 06:48:51 [DEBUG] clck_gen.py:117 IND CLOCK 61506
2025-03-12 06:48:51 [DEBUG] clck_gen.py:117 IND CLOCK 61608
2025-03-12 06:48:52 [DEBUG] clck_gen.py:117 IND CLOCK 61710
2025-03-12 06:48:52 [DEBUG] clck_gen.py:117 IND CLOCK 61812
2025-03-12 06:48:53 [DEBUG] clck_gen.py:117 IND CLOCK 61914
2025-03-12 06:48:53 [DEBUG] clck_gen.py:117 IND CLOCK 62016
2025-03-12 06:48:54 [DEBUG] clck_gen.py:117 IND CLOCK 62118
2025-03-12 06:48:54 [DEBUG] clck_gen.py:117 IND CLOCK 62220
2025-03-12 06:48:55 [DEBUG] clck_gen.py:117 IND CLOCK 62322
2025-03-12 06:48:55 [DEBUG] clck_gen.py:117 IND CLOCK 62424
2025-03-12 06:48:56 [DEBUG] clck_gen.py:117 IND CLOCK 62526
2025-03-12 06:48:56 [DEBUG] clck_gen.py:117 IND CLOCK 62628
2025-03-12 06:48:57 [DEBUG] clck_gen.py:117 IND CLOCK 62730
2025-03-12 06:48:57 [DEBUG] clck_gen.py:117 IND CLOCK 62832
2025-03-12 06:48:57 [DEBUG] clck_gen.py:117 IND CLOCK 62934
2025-03-12 06:48:58 [DEBUG] clck_gen.py:117 IND CLOCK 63036
2025-03-12 06:48:58 [DEBUG] clck_gen.py:117 IND CLOCK 63138
2025-03-12 06:48:59 [DEBUG] clck_gen.py:117 IND CLOCK 63240
2025-03-12 06:48:59 [DEBUG] clck_gen.py:117 IND CLOCK 63342
2025-03-12 06:49:00 [DEBUG] clck_gen.py:117 IND CLOCK 63444
2025-03-12 06:49:00 [DEBUG] clck_gen.py:117 IND CLOCK 63546
2025-03-12 06:49:01 [DEBUG] clck_gen.py:117 IND CLOCK 63648
2025-03-12 06:49:01 [DEBUG] clck_gen.py:117 IND CLOCK 63750
2025-03-12 06:49:02 [DEBUG] clck_gen.py:117 IND CLOCK 63852
2025-03-12 06:49:02 [DEBUG] clck_gen.py:117 IND CLOCK 63954
2025-03-12 06:49:03 [DEBUG] clck_gen.py:117 IND CLOCK 64056
2025-03-12 06:49:03 [DEBUG] clck_gen.py:117 IND CLOCK 64158
2025-03-12 06:49:04 [DEBUG] clck_gen.py:117 IND CLOCK 64260
2025-03-12 06:49:04 [DEBUG] clck_gen.py:117 IND CLOCK 64362
2025-03-12 06:49:05 [DEBUG] clck_gen.py:117 IND CLOCK 64464
2025-03-12 06:49:05 [DEBUG] clck_gen.py:117 IND CLOCK 64566
2025-03-12 06:49:05 [DEBUG] clck_gen.py:117 IND CLOCK 64668
2025-03-12 06:49:06 [DEBUG] clck_gen.py:117 IND CLOCK 64770
2025-03-12 06:49:06 [DEBUG] clck_gen.py:117 IND CLOCK 64872
2025-03-12 06:49:07 [DEBUG] clck_gen.py:117 IND CLOCK 64974
2025-03-12 06:49:07 [DEBUG] clck_gen.py:117 IND CLOCK 65076
2025-03-12 06:49:08 [DEBUG] clck_gen.py:117 IND CLOCK 65178
2025-03-12 06:49:08 [DEBUG] clck_gen.py:117 IND CLOCK 65280
2025-03-12 06:49:09 [DEBUG] clck_gen.py:117 IND CLOCK 65382
2025-03-12 06:49:09 [DEBUG] clck_gen.py:117 IND CLOCK 65484
2025-03-12 06:49:10 [DEBUG] clck_gen.py:117 IND CLOCK 65586
2025-03-12 06:49:10 [DEBUG] clck_gen.py:117 IND CLOCK 65688
2025-03-12 06:49:11 [DEBUG] clck_gen.py:117 IND CLOCK 65790
2025-03-12 06:49:11 [DEBUG] clck_gen.py:117 IND CLOCK 65892
2025-03-12 06:49:12 [DEBUG] clck_gen.py:117 IND CLOCK 65994
2025-03-12 06:49:12 [DEBUG] clck_gen.py:117 IND CLOCK 66096
2025-03-12 06:49:13 [DEBUG] clck_gen.py:117 IND CLOCK 66198
2025-03-12 06:49:13 [DEBUG] clck_gen.py:117 IND CLOCK 66300
2025-03-12 06:49:13 [DEBUG] clck_gen.py:117 IND CLOCK 66402
2025-03-12 06:49:14 [DEBUG] clck_gen.py:117 IND CLOCK 66504
2025-03-12 06:49:14 [DEBUG] clck_gen.py:117 IND CLOCK 66606
2025-03-12 06:49:15 [DEBUG] clck_gen.py:117 IND CLOCK 66708
2025-03-12 06:49:15 [DEBUG] clck_gen.py:117 IND CLOCK 66810
2025-03-12 06:49:16 [DEBUG] clck_gen.py:117 IND CLOCK 66912
2025-03-12 06:49:16 [DEBUG] clck_gen.py:117 IND CLOCK 67014
2025-03-12 06:49:17 [DEBUG] clck_gen.py:117 IND CLOCK 67116
2025-03-12 06:49:17 [DEBUG] clck_gen.py:117 IND CLOCK 67218
2025-03-12 06:49:18 [DEBUG] clck_gen.py:117 IND CLOCK 67320
2025-03-12 06:49:18 [DEBUG] clck_gen.py:117 IND CLOCK 67422
2025-03-12 06:49:19 [DEBUG] clck_gen.py:117 IND CLOCK 67524
2025-03-12 06:49:19 [DEBUG] clck_gen.py:117 IND CLOCK 67626
2025-03-12 06:49:20 [DEBUG] clck_gen.py:117 IND CLOCK 67728
2025-03-12 06:49:20 [DEBUG] clck_gen.py:117 IND CLOCK 67830
2025-03-12 06:49:21 [DEBUG] clck_gen.py:117 IND CLOCK 67932
2025-03-12 06:49:21 [DEBUG] clck_gen.py:117 IND CLOCK 68034
2025-03-12 06:49:21 [DEBUG] clck_gen.py:117 IND CLOCK 68136
2025-03-12 06:49:22 [DEBUG] clck_gen.py:117 IND CLOCK 68238
2025-03-12 06:49:22 [DEBUG] clck_gen.py:117 IND CLOCK 68340
2025-03-12 06:49:23 [DEBUG] clck_gen.py:117 IND CLOCK 68442
2025-03-12 06:49:23 [DEBUG] clck_gen.py:117 IND CLOCK 68544
2025-03-12 06:49:24 [DEBUG] clck_gen.py:117 IND CLOCK 68646
2025-03-12 06:49:24 [DEBUG] clck_gen.py:117 IND CLOCK 68748
2025-03-12 06:49:25 [DEBUG] clck_gen.py:117 IND CLOCK 68850
2025-03-12 06:49:25 [DEBUG] clck_gen.py:117 IND CLOCK 68952
2025-03-12 06:49:26 [DEBUG] clck_gen.py:117 IND CLOCK 69054
2025-03-12 06:49:26 [DEBUG] clck_gen.py:117 IND CLOCK 69156
2025-03-12 06:49:27 [DEBUG] clck_gen.py:117 IND CLOCK 69258
2025-03-12 06:49:27 [DEBUG] clck_gen.py:117 IND CLOCK 69360
2025-03-12 06:49:28 [DEBUG] clck_gen.py:117 IND CLOCK 69462
2025-03-12 06:49:28 [DEBUG] clck_gen.py:117 IND CLOCK 69564
2025-03-12 06:49:29 [DEBUG] clck_gen.py:117 IND CLOCK 69666
2025-03-12 06:49:29 [DEBUG] clck_gen.py:117 IND CLOCK 69768
2025-03-12 06:49:29 [DEBUG] clck_gen.py:117 IND CLOCK 69870
2025-03-12 06:49:30 [DEBUG] clck_gen.py:117 IND CLOCK 69972
2025-03-12 06:49:30 [DEBUG] clck_gen.py:117 IND CLOCK 70074
2025-03-12 06:49:31 [DEBUG] clck_gen.py:117 IND CLOCK 70176
2025-03-12 06:49:31 [DEBUG] clck_gen.py:117 IND CLOCK 70278
2025-03-12 06:49:32 [DEBUG] clck_gen.py:117 IND CLOCK 70380
2025-03-12 06:49:32 [DEBUG] clck_gen.py:117 IND CLOCK 70482
2025-03-12 06:49:33 [DEBUG] clck_gen.py:117 IND CLOCK 70584
2025-03-12 06:49:33 [DEBUG] clck_gen.py:117 IND CLOCK 70686
2025-03-12 06:49:34 [DEBUG] clck_gen.py:117 IND CLOCK 70788
2025-03-12 06:49:34 [DEBUG] clck_gen.py:117 IND CLOCK 70890
2025-03-12 06:49:35 [DEBUG] clck_gen.py:117 IND CLOCK 70992
2025-03-12 06:49:35 [DEBUG] clck_gen.py:117 IND CLOCK 71094
2025-03-12 06:49:36 [DEBUG] clck_gen.py:117 IND CLOCK 71196
2025-03-12 06:49:36 [DEBUG] clck_gen.py:117 IND CLOCK 71298
2025-03-12 06:49:37 [DEBUG] clck_gen.py:117 IND CLOCK 71400
2025-03-12 06:49:37 [DEBUG] clck_gen.py:117 IND CLOCK 71502
2025-03-12 06:49:37 [DEBUG] clck_gen.py:117 IND CLOCK 71604
2025-03-12 06:49:38 [DEBUG] clck_gen.py:117 IND CLOCK 71706
2025-03-12 06:49:38 [DEBUG] clck_gen.py:117 IND CLOCK 71808
2025-03-12 06:49:39 [DEBUG] clck_gen.py:117 IND CLOCK 71910
2025-03-12 06:49:39 [DEBUG] clck_gen.py:117 IND CLOCK 72012
2025-03-12 06:49:40 [DEBUG] clck_gen.py:117 IND CLOCK 72114
2025-03-12 06:49:40 [DEBUG] clck_gen.py:117 IND CLOCK 72216
2025-03-12 06:49:41 [DEBUG] clck_gen.py:117 IND CLOCK 72318
2025-03-12 06:49:41 [DEBUG] clck_gen.py:117 IND CLOCK 72420
2025-03-12 06:49:42 [DEBUG] clck_gen.py:117 IND CLOCK 72522
2025-03-12 06:49:42 [DEBUG] clck_gen.py:117 IND CLOCK 72624
2025-03-12 06:49:43 [DEBUG] clck_gen.py:117 IND CLOCK 72726
2025-03-12 06:49:43 [DEBUG] clck_gen.py:117 IND CLOCK 72828
2025-03-12 06:49:44 [DEBUG] clck_gen.py:117 IND CLOCK 72930
2025-03-12 06:49:44 [DEBUG] clck_gen.py:117 IND CLOCK 73032
2025-03-12 06:49:45 [DEBUG] clck_gen.py:117 IND CLOCK 73134
2025-03-12 06:49:45 [DEBUG] clck_gen.py:117 IND CLOCK 73236
2025-03-12 06:49:45 [DEBUG] clck_gen.py:117 IND CLOCK 73338
2025-03-12 06:49:46 [DEBUG] clck_gen.py:117 IND CLOCK 73440
2025-03-12 06:49:46 [DEBUG] clck_gen.py:117 IND CLOCK 73542
2025-03-12 06:49:47 [DEBUG] clck_gen.py:117 IND CLOCK 73644
2025-03-12 06:49:47 [DEBUG] clck_gen.py:117 IND CLOCK 73746
2025-03-12 06:49:48 [DEBUG] clck_gen.py:117 IND CLOCK 73848
2025-03-12 06:49:48 [DEBUG] clck_gen.py:117 IND CLOCK 73950
2025-03-12 06:49:49 [DEBUG] clck_gen.py:117 IND CLOCK 74052
2025-03-12 06:49:49 [DEBUG] clck_gen.py:117 IND CLOCK 74154
2025-03-12 06:49:50 [DEBUG] clck_gen.py:117 IND CLOCK 74256
2025-03-12 06:49:50 [DEBUG] clck_gen.py:117 IND CLOCK 74358
2025-03-12 06:49:51 [DEBUG] clck_gen.py:117 IND CLOCK 74460
2025-03-12 06:49:51 [DEBUG] clck_gen.py:117 IND CLOCK 74562
2025-03-12 06:49:52 [DEBUG] clck_gen.py:117 IND CLOCK 74664
2025-03-12 06:49:52 [DEBUG] clck_gen.py:117 IND CLOCK 74766
2025-03-12 06:49:53 [DEBUG] clck_gen.py:117 IND CLOCK 74868
2025-03-12 06:49:53 [DEBUG] clck_gen.py:117 IND CLOCK 74970
2025-03-12 06:49:53 [DEBUG] clck_gen.py:117 IND CLOCK 75072
2025-03-12 06:49:54 [DEBUG] clck_gen.py:117 IND CLOCK 75174
2025-03-12 06:49:54 [DEBUG] clck_gen.py:117 IND CLOCK 75276
2025-03-12 06:49:55 [DEBUG] clck_gen.py:117 IND CLOCK 75378
2025-03-12 06:49:55 [DEBUG] clck_gen.py:117 IND CLOCK 75480
2025-03-12 06:49:56 [DEBUG] clck_gen.py:117 IND CLOCK 75582
2025-03-12 06:49:56 [DEBUG] clck_gen.py:117 IND CLOCK 75684
2025-03-12 06:49:57 [DEBUG] clck_gen.py:117 IND CLOCK 75786
2025-03-12 06:49:57 [DEBUG] clck_gen.py:117 IND CLOCK 75888
2025-03-12 06:49:58 [DEBUG] clck_gen.py:117 IND CLOCK 75990
2025-03-12 06:49:58 [DEBUG] clck_gen.py:117 IND CLOCK 76092
2025-03-12 06:49:59 [DEBUG] clck_gen.py:117 IND CLOCK 76194
2025-03-12 06:49:59 [DEBUG] clck_gen.py:117 IND CLOCK 76296
2025-03-12 06:50:00 [DEBUG] clck_gen.py:117 IND CLOCK 76398
2025-03-12 06:50:00 [DEBUG] clck_gen.py:117 IND CLOCK 76500
2025-03-12 06:50:01 [DEBUG] clck_gen.py:117 IND CLOCK 76602
2025-03-12 06:50:01 [DEBUG] clck_gen.py:117 IND CLOCK 76704
2025-03-12 06:50:02 [DEBUG] clck_gen.py:117 IND CLOCK 76806
2025-03-12 06:50:02 [DEBUG] clck_gen.py:117 IND CLOCK 76908
2025-03-12 06:50:02 [DEBUG] clck_gen.py:117 IND CLOCK 77010
2025-03-12 06:50:03 [DEBUG] clck_gen.py:117 IND CLOCK 77112
2025-03-12 06:50:03 [DEBUG] clck_gen.py:117 IND CLOCK 77214
2025-03-12 06:50:04 [DEBUG] clck_gen.py:117 IND CLOCK 77316
2025-03-12 06:50:04 [DEBUG] clck_gen.py:117 IND CLOCK 77418
2025-03-12 06:50:05 [DEBUG] clck_gen.py:117 IND CLOCK 77520
2025-03-12 06:50:05 [DEBUG] clck_gen.py:117 IND CLOCK 77622
2025-03-12 06:50:06 [DEBUG] clck_gen.py:117 IND CLOCK 77724
2025-03-12 06:50:06 [DEBUG] clck_gen.py:117 IND CLOCK 77826
2025-03-12 06:50:07 [DEBUG] clck_gen.py:117 IND CLOCK 77928
2025-03-12 06:50:07 [DEBUG] clck_gen.py:117 IND CLOCK 78030
2025-03-12 06:50:08 [DEBUG] clck_gen.py:117 IND CLOCK 78132
2025-03-12 06:50:08 [DEBUG] clck_gen.py:117 IND CLOCK 78234
2025-03-12 06:50:09 [DEBUG] clck_gen.py:117 IND CLOCK 78336
2025-03-12 06:50:09 [DEBUG] clck_gen.py:117 IND CLOCK 78438
2025-03-12 06:50:10 [DEBUG] clck_gen.py:117 IND CLOCK 78540
2025-03-12 06:50:10 [DEBUG] clck_gen.py:117 IND CLOCK 78642
2025-03-12 06:50:10 [DEBUG] clck_gen.py:117 IND CLOCK 78744
2025-03-12 06:50:11 [DEBUG] clck_gen.py:117 IND CLOCK 78846
2025-03-12 06:50:11 [DEBUG] clck_gen.py:117 IND CLOCK 78948
2025-03-12 06:50:12 [DEBUG] clck_gen.py:117 IND CLOCK 79050
2025-03-12 06:50:12 [DEBUG] clck_gen.py:117 IND CLOCK 79152
2025-03-12 06:50:13 [DEBUG] clck_gen.py:117 IND CLOCK 79254
2025-03-12 06:50:13 [DEBUG] clck_gen.py:117 IND CLOCK 79356
2025-03-12 06:50:14 [DEBUG] clck_gen.py:117 IND CLOCK 79458
2025-03-12 06:50:14 [DEBUG] clck_gen.py:117 IND CLOCK 79560
2025-03-12 06:50:15 [DEBUG] clck_gen.py:117 IND CLOCK 79662
2025-03-12 06:50:15 [DEBUG] clck_gen.py:117 IND CLOCK 79764
2025-03-12 06:50:16 [DEBUG] clck_gen.py:117 IND CLOCK 79866
2025-03-12 06:50:16 [DEBUG] clck_gen.py:117 IND CLOCK 79968
2025-03-12 06:50:17 [DEBUG] clck_gen.py:117 IND CLOCK 80070
2025-03-12 06:50:17 [DEBUG] clck_gen.py:117 IND CLOCK 80172
2025-03-12 06:50:18 [DEBUG] clck_gen.py:117 IND CLOCK 80274
2025-03-12 06:50:18 [DEBUG] clck_gen.py:117 IND CLOCK 80376
2025-03-12 06:50:18 [DEBUG] clck_gen.py:117 IND CLOCK 80478
2025-03-12 06:50:19 [DEBUG] clck_gen.py:117 IND CLOCK 80580
2025-03-12 06:50:19 [DEBUG] clck_gen.py:117 IND CLOCK 80682
2025-03-12 06:50:20 [DEBUG] clck_gen.py:117 IND CLOCK 80784
2025-03-12 06:50:20 [DEBUG] clck_gen.py:117 IND CLOCK 80886
2025-03-12 06:50:21 [DEBUG] clck_gen.py:117 IND CLOCK 80988
2025-03-12 06:50:21 [DEBUG] clck_gen.py:117 IND CLOCK 81090
2025-03-12 06:50:22 [DEBUG] clck_gen.py:117 IND CLOCK 81192
2025-03-12 06:50:22 [DEBUG] clck_gen.py:117 IND CLOCK 81294
2025-03-12 06:50:23 [DEBUG] clck_gen.py:117 IND CLOCK 81396
2025-03-12 06:50:23 [DEBUG] clck_gen.py:117 IND CLOCK 81498
2025-03-12 06:50:24 [DEBUG] clck_gen.py:117 IND CLOCK 81600
2025-03-12 06:50:24 [DEBUG] clck_gen.py:117 IND CLOCK 81702
2025-03-12 06:50:25 [DEBUG] clck_gen.py:117 IND CLOCK 81804
2025-03-12 06:50:25 [DEBUG] clck_gen.py:117 IND CLOCK 81906
2025-03-12 06:50:26 [DEBUG] clck_gen.py:117 IND CLOCK 82008
2025-03-12 06:50:26 [DEBUG] clck_gen.py:117 IND CLOCK 82110
2025-03-12 06:50:26 [DEBUG] clck_gen.py:117 IND CLOCK 82212
2025-03-12 06:50:27 [DEBUG] clck_gen.py:117 IND CLOCK 82314
2025-03-12 06:50:27 [DEBUG] clck_gen.py:117 IND CLOCK 82416
2025-03-12 06:50:28 [DEBUG] clck_gen.py:117 IND CLOCK 82518
2025-03-12 06:50:28 [DEBUG] clck_gen.py:117 IND CLOCK 82620
2025-03-12 06:50:29 [DEBUG] clck_gen.py:117 IND CLOCK 82722
2025-03-12 06:50:29 [DEBUG] clck_gen.py:117 IND CLOCK 82824
2025-03-12 06:50:30 [DEBUG] clck_gen.py:117 IND CLOCK 82926
2025-03-12 06:50:30 [DEBUG] clck_gen.py:117 IND CLOCK 83028
2025-03-12 06:50:31 [DEBUG] clck_gen.py:117 IND CLOCK 83130
2025-03-12 06:50:31 [DEBUG] clck_gen.py:117 IND CLOCK 83232
2025-03-12 06:50:32 [DEBUG] clck_gen.py:117 IND CLOCK 83334
2025-03-12 06:50:32 [DEBUG] clck_gen.py:117 IND CLOCK 83436
2025-03-12 06:50:33 [DEBUG] clck_gen.py:117 IND CLOCK 83538
2025-03-12 06:50:33 [DEBUG] clck_gen.py:117 IND CLOCK 83640
2025-03-12 06:50:34 [DEBUG] clck_gen.py:117 IND CLOCK 83742
2025-03-12 06:50:34 [DEBUG] clck_gen.py:117 IND CLOCK 83844
2025-03-12 06:50:34 [DEBUG] clck_gen.py:117 IND CLOCK 83946
2025-03-12 06:50:35 [DEBUG] clck_gen.py:117 IND CLOCK 84048
2025-03-12 06:50:35 [DEBUG] clck_gen.py:117 IND CLOCK 84150
2025-03-12 06:50:36 [DEBUG] clck_gen.py:117 IND CLOCK 84252
2025-03-12 06:50:36 [DEBUG] clck_gen.py:117 IND CLOCK 84354
2025-03-12 06:50:37 [DEBUG] clck_gen.py:117 IND CLOCK 84456
2025-03-12 06:50:37 [DEBUG] clck_gen.py:117 IND CLOCK 84558
2025-03-12 06:50:38 [DEBUG] clck_gen.py:117 IND CLOCK 84660
2025-03-12 06:50:38 [DEBUG] clck_gen.py:117 IND CLOCK 84762
2025-03-12 06:50:39 [DEBUG] clck_gen.py:117 IND CLOCK 84864
2025-03-12 06:50:39 [DEBUG] clck_gen.py:117 IND CLOCK 84966
2025-03-12 06:50:40 [DEBUG] clck_gen.py:117 IND CLOCK 85068
2025-03-12 06:50:40 [DEBUG] clck_gen.py:117 IND CLOCK 85170
2025-03-12 06:50:41 [DEBUG] clck_gen.py:117 IND CLOCK 85272
2025-03-12 06:50:41 [DEBUG] clck_gen.py:117 IND CLOCK 85374
2025-03-12 06:50:42 [DEBUG] clck_gen.py:117 IND CLOCK 85476
2025-03-12 06:50:42 [DEBUG] clck_gen.py:117 IND CLOCK 85578
2025-03-12 06:50:42 [DEBUG] clck_gen.py:117 IND CLOCK 85680
2025-03-12 06:50:43 [DEBUG] clck_gen.py:117 IND CLOCK 85782
2025-03-12 06:50:43 [DEBUG] clck_gen.py:117 IND CLOCK 85884
2025-03-12 06:50:44 [DEBUG] clck_gen.py:117 IND CLOCK 85986
2025-03-12 06:50:44 [DEBUG] clck_gen.py:117 IND CLOCK 86088
2025-03-12 06:50:45 [DEBUG] clck_gen.py:117 IND CLOCK 86190
2025-03-12 06:50:45 [DEBUG] clck_gen.py:117 IND CLOCK 86292
2025-03-12 06:50:46 [DEBUG] clck_gen.py:117 IND CLOCK 86394
2025-03-12 06:50:46 [DEBUG] clck_gen.py:117 IND CLOCK 86496
2025-03-12 06:50:47 [DEBUG] clck_gen.py:117 IND CLOCK 86598
2025-03-12 06:50:47 [DEBUG] clck_gen.py:117 IND CLOCK 86700
2025-03-12 06:50:48 [DEBUG] clck_gen.py:117 IND CLOCK 86802
2025-03-12 06:50:48 [DEBUG] clck_gen.py:117 IND CLOCK 86904
2025-03-12 06:50:49 [DEBUG] clck_gen.py:117 IND CLOCK 87006
2025-03-12 06:50:49 [DEBUG] clck_gen.py:117 IND CLOCK 87108
2025-03-12 06:50:50 [DEBUG] clck_gen.py:117 IND CLOCK 87210
2025-03-12 06:50:50 [DEBUG] clck_gen.py:117 IND CLOCK 87312
2025-03-12 06:50:50 [DEBUG] clck_gen.py:117 IND CLOCK 87414
2025-03-12 06:50:51 [DEBUG] clck_gen.py:117 IND CLOCK 87516
2025-03-12 06:50:51 [DEBUG] clck_gen.py:117 IND CLOCK 87618
2025-03-12 06:50:52 [DEBUG] clck_gen.py:117 IND CLOCK 87720
2025-03-12 06:50:52 [DEBUG] clck_gen.py:117 IND CLOCK 87822
2025-03-12 06:50:53 [DEBUG] clck_gen.py:117 IND CLOCK 87924
2025-03-12 06:50:53 [DEBUG] clck_gen.py:117 IND CLOCK 88026
2025-03-12 06:50:54 [DEBUG] clck_gen.py:117 IND CLOCK 88128
2025-03-12 06:50:54 [DEBUG] clck_gen.py:117 IND CLOCK 88230
2025-03-12 06:50:55 [DEBUG] clck_gen.py:117 IND CLOCK 88332
2025-03-12 06:50:55 [DEBUG] clck_gen.py:117 IND CLOCK 88434
2025-03-12 06:50:56 [DEBUG] clck_gen.py:117 IND CLOCK 88536
2025-03-12 06:50:56 [DEBUG] clck_gen.py:117 IND CLOCK 88638
2025-03-12 06:50:57 [DEBUG] clck_gen.py:117 IND CLOCK 88740
2025-03-12 06:50:57 [DEBUG] clck_gen.py:117 IND CLOCK 88842
2025-03-12 06:50:58 [DEBUG] clck_gen.py:117 IND CLOCK 88944
2025-03-12 06:50:58 [DEBUG] clck_gen.py:117 IND CLOCK 89046
2025-03-12 06:50:58 [DEBUG] clck_gen.py:117 IND CLOCK 89148
2025-03-12 06:50:59 [DEBUG] clck_gen.py:117 IND CLOCK 89250
2025-03-12 06:50:59 [DEBUG] clck_gen.py:117 IND CLOCK 89352
2025-03-12 06:51:00 [DEBUG] clck_gen.py:117 IND CLOCK 89454
2025-03-12 06:51:00 [DEBUG] clck_gen.py:117 IND CLOCK 89556
2025-03-12 06:51:01 [DEBUG] clck_gen.py:117 IND CLOCK 89658
2025-03-12 06:51:01 [DEBUG] clck_gen.py:117 IND CLOCK 89760
2025-03-12 06:51:02 [DEBUG] clck_gen.py:117 IND CLOCK 89862
2025-03-12 06:51:02 [DEBUG] clck_gen.py:117 IND CLOCK 89964
2025-03-12 06:51:03 [DEBUG] clck_gen.py:117 IND CLOCK 90066
2025-03-12 06:51:03 [DEBUG] clck_gen.py:117 IND CLOCK 90168
2025-03-12 06:51:04 [DEBUG] clck_gen.py:117 IND CLOCK 90270
2025-03-12 06:51:04 [DEBUG] clck_gen.py:117 IND CLOCK 90372
2025-03-12 06:51:05 [DEBUG] clck_gen.py:117 IND CLOCK 90474
2025-03-12 06:51:05 [DEBUG] clck_gen.py:117 IND CLOCK 90576
2025-03-12 06:51:06 [DEBUG] clck_gen.py:117 IND CLOCK 90678
2025-03-12 06:51:06 [DEBUG] clck_gen.py:117 IND CLOCK 90780
2025-03-12 06:51:06 [DEBUG] clck_gen.py:117 IND CLOCK 90882
2025-03-12 06:51:07 [DEBUG] clck_gen.py:117 IND CLOCK 90984
2025-03-12 06:51:07 [DEBUG] clck_gen.py:117 IND CLOCK 91086
2025-03-12 06:51:08 [DEBUG] clck_gen.py:117 IND CLOCK 91188
2025-03-12 06:51:08 [DEBUG] clck_gen.py:117 IND CLOCK 91290
2025-03-12 06:51:09 [DEBUG] clck_gen.py:117 IND CLOCK 91392
2025-03-12 06:51:09 [DEBUG] clck_gen.py:117 IND CLOCK 91494
2025-03-12 06:51:10 [DEBUG] clck_gen.py:117 IND CLOCK 91596
2025-03-12 06:51:10 [DEBUG] clck_gen.py:117 IND CLOCK 91698
2025-03-12 06:51:11 [DEBUG] clck_gen.py:117 IND CLOCK 91800
2025-03-12 06:51:11 [DEBUG] clck_gen.py:117 IND CLOCK 91902
2025-03-12 06:51:12 [DEBUG] clck_gen.py:117 IND CLOCK 92004
2025-03-12 06:51:12 [DEBUG] clck_gen.py:117 IND CLOCK 92106
2025-03-12 06:51:13 [DEBUG] clck_gen.py:117 IND CLOCK 92208
2025-03-12 06:51:13 [DEBUG] clck_gen.py:117 IND CLOCK 92310
2025-03-12 06:51:14 [DEBUG] clck_gen.py:117 IND CLOCK 92412
2025-03-12 06:51:14 [DEBUG] clck_gen.py:117 IND CLOCK 92514
2025-03-12 06:51:14 [DEBUG] clck_gen.py:117 IND CLOCK 92616
2025-03-12 06:51:15 [DEBUG] clck_gen.py:117 IND CLOCK 92718
2025-03-12 06:51:15 [DEBUG] clck_gen.py:117 IND CLOCK 92820
2025-03-12 06:51:16 [DEBUG] clck_gen.py:117 IND CLOCK 92922
2025-03-12 06:51:16 [DEBUG] clck_gen.py:117 IND CLOCK 93024
2025-03-12 06:51:17 [DEBUG] clck_gen.py:117 IND CLOCK 93126
2025-03-12 06:51:17 [DEBUG] clck_gen.py:117 IND CLOCK 93228
2025-03-12 06:51:18 [DEBUG] clck_gen.py:117 IND CLOCK 93330
2025-03-12 06:51:18 [DEBUG] clck_gen.py:117 IND CLOCK 93432
2025-03-12 06:51:19 [DEBUG] clck_gen.py:117 IND CLOCK 93534
2025-03-12 06:51:19 [DEBUG] clck_gen.py:117 IND CLOCK 93636
2025-03-12 06:51:20 [DEBUG] clck_gen.py:117 IND CLOCK 93738
2025-03-12 06:51:20 [DEBUG] clck_gen.py:117 IND CLOCK 93840
2025-03-12 06:51:21 [DEBUG] clck_gen.py:117 IND CLOCK 93942
2025-03-12 06:51:21 [DEBUG] clck_gen.py:117 IND CLOCK 94044
2025-03-12 06:51:22 [DEBUG] clck_gen.py:117 IND CLOCK 94146
2025-03-12 06:51:22 [DEBUG] clck_gen.py:117 IND CLOCK 94248
2025-03-12 06:51:22 [DEBUG] clck_gen.py:117 IND CLOCK 94350
2025-03-12 06:51:23 [DEBUG] clck_gen.py:117 IND CLOCK 94452
2025-03-12 06:51:23 [DEBUG] clck_gen.py:117 IND CLOCK 94554
2025-03-12 06:51:24 [DEBUG] clck_gen.py:117 IND CLOCK 94656
2025-03-12 06:51:24 [DEBUG] clck_gen.py:117 IND CLOCK 94758
2025-03-12 06:51:25 [DEBUG] clck_gen.py:117 IND CLOCK 94860
2025-03-12 06:51:25 [DEBUG] clck_gen.py:117 IND CLOCK 94962
2025-03-12 06:51:26 [DEBUG] clck_gen.py:117 IND CLOCK 95064
2025-03-12 06:51:26 [DEBUG] clck_gen.py:117 IND CLOCK 95166
2025-03-12 06:51:27 [DEBUG] clck_gen.py:117 IND CLOCK 95268
2025-03-12 06:51:27 [DEBUG] clck_gen.py:117 IND CLOCK 95370
2025-03-12 06:51:28 [DEBUG] clck_gen.py:117 IND CLOCK 95472
2025-03-12 06:51:28 [DEBUG] clck_gen.py:117 IND CLOCK 95574
2025-03-12 06:51:29 [DEBUG] clck_gen.py:117 IND CLOCK 95676
2025-03-12 06:51:29 [DEBUG] clck_gen.py:117 IND CLOCK 95778
2025-03-12 06:51:30 [DEBUG] clck_gen.py:117 IND CLOCK 95880
2025-03-12 06:51:30 [DEBUG] clck_gen.py:117 IND CLOCK 95982
2025-03-12 06:51:30 [DEBUG] clck_gen.py:117 IND CLOCK 96084
2025-03-12 06:51:31 [DEBUG] clck_gen.py:117 IND CLOCK 96186
2025-03-12 06:51:31 [DEBUG] clck_gen.py:117 IND CLOCK 96288
2025-03-12 06:51:32 [DEBUG] clck_gen.py:117 IND CLOCK 96390
2025-03-12 06:51:32 [DEBUG] clck_gen.py:117 IND CLOCK 96492
2025-03-12 06:51:33 [DEBUG] clck_gen.py:117 IND CLOCK 96594
2025-03-12 06:51:33 [DEBUG] clck_gen.py:117 IND CLOCK 96696
2025-03-12 06:51:34 [DEBUG] clck_gen.py:117 IND CLOCK 96798
2025-03-12 06:51:34 [DEBUG] clck_gen.py:117 IND CLOCK 96900
2025-03-12 06:51:35 [DEBUG] clck_gen.py:117 IND CLOCK 97002
2025-03-12 06:51:35 [DEBUG] clck_gen.py:117 IND CLOCK 97104
2025-03-12 06:51:36 [DEBUG] clck_gen.py:117 IND CLOCK 97206
2025-03-12 06:51:36 [DEBUG] clck_gen.py:117 IND CLOCK 97308
2025-03-12 06:51:37 [DEBUG] clck_gen.py:117 IND CLOCK 97410
2025-03-12 06:51:37 [DEBUG] clck_gen.py:117 IND CLOCK 97512
2025-03-12 06:51:38 [DEBUG] clck_gen.py:117 IND CLOCK 97614
2025-03-12 06:51:38 [DEBUG] clck_gen.py:117 IND CLOCK 97716
2025-03-12 06:51:38 [DEBUG] clck_gen.py:117 IND CLOCK 97818
2025-03-12 06:51:39 [DEBUG] clck_gen.py:117 IND CLOCK 97920
2025-03-12 06:51:39 [DEBUG] clck_gen.py:117 IND CLOCK 98022
2025-03-12 06:51:40 [DEBUG] clck_gen.py:117 IND CLOCK 98124
2025-03-12 06:51:40 [DEBUG] clck_gen.py:117 IND CLOCK 98226
2025-03-12 06:51:41 [DEBUG] clck_gen.py:117 IND CLOCK 98328
2025-03-12 06:51:41 [DEBUG] clck_gen.py:117 IND CLOCK 98430
2025-03-12 06:51:42 [DEBUG] clck_gen.py:117 IND CLOCK 98532
2025-03-12 06:51:42 [DEBUG] clck_gen.py:117 IND CLOCK 98634
2025-03-12 06:51:43 [DEBUG] clck_gen.py:117 IND CLOCK 98736
2025-03-12 06:51:43 [DEBUG] clck_gen.py:117 IND CLOCK 98838
2025-03-12 06:51:44 [DEBUG] clck_gen.py:117 IND CLOCK 98940
2025-03-12 06:51:44 [DEBUG] clck_gen.py:117 IND CLOCK 99042
2025-03-12 06:51:45 [DEBUG] clck_gen.py:117 IND CLOCK 99144
2025-03-12 06:51:45 [DEBUG] clck_gen.py:117 IND CLOCK 99246
2025-03-12 06:51:46 [DEBUG] clck_gen.py:117 IND CLOCK 99348
2025-03-12 06:51:46 [DEBUG] clck_gen.py:117 IND CLOCK 99450
2025-03-12 06:51:46 [DEBUG] clck_gen.py:117 IND CLOCK 99552
2025-03-12 06:51:47 [DEBUG] clck_gen.py:117 IND CLOCK 99654
2025-03-12 06:51:47 [DEBUG] clck_gen.py:117 IND CLOCK 99756
2025-03-12 06:51:48 [DEBUG] clck_gen.py:117 IND CLOCK 99858
2025-03-12 06:51:48 [DEBUG] clck_gen.py:117 IND CLOCK 99960
2025-03-12 06:51:49 [DEBUG] clck_gen.py:117 IND CLOCK 100062
2025-03-12 06:51:49 [DEBUG] clck_gen.py:117 IND CLOCK 100164
2025-03-12 06:51:50 [DEBUG] clck_gen.py:117 IND CLOCK 100266
2025-03-12 06:51:50 [DEBUG] clck_gen.py:117 IND CLOCK 100368
2025-03-12 06:51:51 [DEBUG] clck_gen.py:117 IND CLOCK 100470
2025-03-12 06:51:51 [DEBUG] clck_gen.py:117 IND CLOCK 100572
2025-03-12 06:51:52 [DEBUG] clck_gen.py:117 IND CLOCK 100674
2025-03-12 06:51:52 [DEBUG] clck_gen.py:117 IND CLOCK 100776
2025-03-12 06:51:53 [DEBUG] clck_gen.py:117 IND CLOCK 100878
2025-03-12 06:51:53 [DEBUG] clck_gen.py:117 IND CLOCK 100980
2025-03-12 06:51:54 [DEBUG] clck_gen.py:117 IND CLOCK 101082
2025-03-12 06:51:54 [DEBUG] clck_gen.py:117 IND CLOCK 101184
2025-03-12 06:51:54 [DEBUG] clck_gen.py:117 IND CLOCK 101286
2025-03-12 06:51:55 [DEBUG] clck_gen.py:117 IND CLOCK 101388
2025-03-12 06:51:55 [DEBUG] clck_gen.py:117 IND CLOCK 101490
2025-03-12 06:51:56 [DEBUG] clck_gen.py:117 IND CLOCK 101592
2025-03-12 06:51:56 [DEBUG] clck_gen.py:117 IND CLOCK 101694
2025-03-12 06:51:57 [DEBUG] clck_gen.py:117 IND CLOCK 101796
2025-03-12 06:51:57 [DEBUG] clck_gen.py:117 IND CLOCK 101898
2025-03-12 06:51:58 [DEBUG] clck_gen.py:117 IND CLOCK 102000
2025-03-12 06:51:58 [DEBUG] clck_gen.py:117 IND CLOCK 102102
2025-03-12 06:51:59 [DEBUG] clck_gen.py:117 IND CLOCK 102204
2025-03-12 06:51:59 [DEBUG] clck_gen.py:117 IND CLOCK 102306
2025-03-12 06:52:00 [DEBUG] clck_gen.py:117 IND CLOCK 102408
2025-03-12 06:52:00 [DEBUG] clck_gen.py:117 IND CLOCK 102510
2025-03-12 06:52:01 [DEBUG] clck_gen.py:117 IND CLOCK 102612
2025-03-12 06:52:01 [DEBUG] clck_gen.py:117 IND CLOCK 102714
2025-03-12 06:52:02 [DEBUG] clck_gen.py:117 IND CLOCK 102816
2025-03-12 06:52:02 [DEBUG] clck_gen.py:117 IND CLOCK 102918
2025-03-12 06:52:02 [DEBUG] clck_gen.py:117 IND CLOCK 103020
2025-03-12 06:52:03 [DEBUG] clck_gen.py:117 IND CLOCK 103122
2025-03-12 06:52:03 [DEBUG] clck_gen.py:117 IND CLOCK 103224
2025-03-12 06:52:04 [DEBUG] clck_gen.py:117 IND CLOCK 103326
2025-03-12 06:52:04 [DEBUG] clck_gen.py:117 IND CLOCK 103428
2025-03-12 06:52:05 [DEBUG] clck_gen.py:117 IND CLOCK 103530
2025-03-12 06:52:05 [DEBUG] clck_gen.py:117 IND CLOCK 103632
2025-03-12 06:52:06 [DEBUG] clck_gen.py:117 IND CLOCK 103734
2025-03-12 06:52:06 [DEBUG] clck_gen.py:117 IND CLOCK 103836
2025-03-12 06:52:07 [DEBUG] clck_gen.py:117 IND CLOCK 103938
2025-03-12 06:52:07 [DEBUG] clck_gen.py:117 IND CLOCK 104040
2025-03-12 06:52:08 [DEBUG] clck_gen.py:117 IND CLOCK 104142
2025-03-12 06:52:08 [DEBUG] clck_gen.py:117 IND CLOCK 104244
2025-03-12 06:52:09 [DEBUG] clck_gen.py:117 IND CLOCK 104346
2025-03-12 06:52:09 [DEBUG] clck_gen.py:117 IND CLOCK 104448
2025-03-12 06:52:10 [DEBUG] clck_gen.py:117 IND CLOCK 104550
2025-03-12 06:52:10 [DEBUG] clck_gen.py:117 IND CLOCK 104652
2025-03-12 06:52:10 [DEBUG] clck_gen.py:117 IND CLOCK 104754
2025-03-12 06:52:11 [DEBUG] clck_gen.py:117 IND CLOCK 104856
2025-03-12 06:52:11 [DEBUG] clck_gen.py:117 IND CLOCK 104958
2025-03-12 06:52:12 [DEBUG] clck_gen.py:117 IND CLOCK 105060
2025-03-12 06:52:12 [DEBUG] clck_gen.py:117 IND CLOCK 105162
2025-03-12 06:52:13 [DEBUG] clck_gen.py:117 IND CLOCK 105264
2025-03-12 06:52:13 [DEBUG] clck_gen.py:117 IND CLOCK 105366
2025-03-12 06:52:14 [DEBUG] clck_gen.py:117 IND CLOCK 105468
2025-03-12 06:52:14 [DEBUG] clck_gen.py:117 IND CLOCK 105570
2025-03-12 06:52:15 [DEBUG] clck_gen.py:117 IND CLOCK 105672
2025-03-12 06:52:15 [DEBUG] clck_gen.py:117 IND CLOCK 105774
2025-03-12 06:52:16 [DEBUG] clck_gen.py:117 IND CLOCK 105876
2025-03-12 06:52:16 [DEBUG] clck_gen.py:117 IND CLOCK 105978
2025-03-12 06:52:17 [DEBUG] clck_gen.py:117 IND CLOCK 106080
2025-03-12 06:52:17 [DEBUG] clck_gen.py:117 IND CLOCK 106182
2025-03-12 06:52:18 [DEBUG] clck_gen.py:117 IND CLOCK 106284
2025-03-12 06:52:18 [DEBUG] clck_gen.py:117 IND CLOCK 106386
2025-03-12 06:52:18 [DEBUG] clck_gen.py:117 IND CLOCK 106488
2025-03-12 06:52:19 [DEBUG] clck_gen.py:117 IND CLOCK 106590
2025-03-12 06:52:19 [DEBUG] clck_gen.py:117 IND CLOCK 106692
2025-03-12 06:52:20 [DEBUG] clck_gen.py:117 IND CLOCK 106794
2025-03-12 06:52:20 [DEBUG] clck_gen.py:117 IND CLOCK 106896
2025-03-12 06:52:21 [DEBUG] clck_gen.py:117 IND CLOCK 106998
2025-03-12 06:52:21 [DEBUG] clck_gen.py:117 IND CLOCK 107100
2025-03-12 06:52:22 [DEBUG] clck_gen.py:117 IND CLOCK 107202
2025-03-12 06:52:22 [DEBUG] clck_gen.py:117 IND CLOCK 107304
2025-03-12 06:52:23 [DEBUG] clck_gen.py:117 IND CLOCK 107406
2025-03-12 06:52:23 [DEBUG] clck_gen.py:117 IND CLOCK 107508
2025-03-12 06:52:24 [DEBUG] clck_gen.py:117 IND CLOCK 107610
2025-03-12 06:52:24 [DEBUG] clck_gen.py:117 IND CLOCK 107712
2025-03-12 06:52:25 [DEBUG] clck_gen.py:117 IND CLOCK 107814
2025-03-12 06:52:25 [DEBUG] clck_gen.py:117 IND CLOCK 107916
2025-03-12 06:52:26 [DEBUG] clck_gen.py:117 IND CLOCK 108018
2025-03-12 06:52:26 [DEBUG] clck_gen.py:117 IND CLOCK 108120
2025-03-12 06:52:26 [DEBUG] clck_gen.py:117 IND CLOCK 108222
2025-03-12 06:52:27 [DEBUG] clck_gen.py:117 IND CLOCK 108324
2025-03-12 06:52:27 [DEBUG] clck_gen.py:117 IND CLOCK 108426
2025-03-12 06:52:28 [DEBUG] clck_gen.py:117 IND CLOCK 108528
2025-03-12 06:52:28 [DEBUG] clck_gen.py:117 IND CLOCK 108630
2025-03-12 06:52:29 [DEBUG] clck_gen.py:117 IND CLOCK 108732
2025-03-12 06:52:29 [DEBUG] clck_gen.py:117 IND CLOCK 108834
2025-03-12 06:52:30 [DEBUG] clck_gen.py:117 IND CLOCK 108936
2025-03-12 06:52:30 [DEBUG] clck_gen.py:117 IND CLOCK 109038
2025-03-12 06:52:31 [DEBUG] clck_gen.py:117 IND CLOCK 109140
2025-03-12 06:52:31 [DEBUG] clck_gen.py:117 IND CLOCK 109242
2025-03-12 06:52:32 [DEBUG] clck_gen.py:117 IND CLOCK 109344
2025-03-12 06:52:32 [DEBUG] clck_gen.py:117 IND CLOCK 109446
2025-03-12 06:52:33 [DEBUG] clck_gen.py:117 IND CLOCK 109548
2025-03-12 06:52:33 [DEBUG] clck_gen.py:117 IND CLOCK 109650
2025-03-12 06:52:34 [DEBUG] clck_gen.py:117 IND CLOCK 109752
2025-03-12 06:52:34 [DEBUG] clck_gen.py:117 IND CLOCK 109854
2025-03-12 06:52:34 [DEBUG] clck_gen.py:117 IND CLOCK 109956
2025-03-12 06:52:35 [DEBUG] clck_gen.py:117 IND CLOCK 110058
2025-03-12 06:52:35 [DEBUG] clck_gen.py:117 IND CLOCK 110160
2025-03-12 06:52:36 [DEBUG] clck_gen.py:117 IND CLOCK 110262
2025-03-12 06:52:36 [DEBUG] clck_gen.py:117 IND CLOCK 110364
2025-03-12 06:52:37 [DEBUG] clck_gen.py:117 IND CLOCK 110466
2025-03-12 06:52:37 [DEBUG] clck_gen.py:117 IND CLOCK 110568
2025-03-12 06:52:38 [DEBUG] clck_gen.py:117 IND CLOCK 110670
2025-03-12 06:52:38 [DEBUG] clck_gen.py:117 IND CLOCK 110772
2025-03-12 06:52:39 [DEBUG] clck_gen.py:117 IND CLOCK 110874
2025-03-12 06:52:39 [DEBUG] clck_gen.py:117 IND CLOCK 110976
2025-03-12 06:52:40 [DEBUG] clck_gen.py:117 IND CLOCK 111078
2025-03-12 06:52:40 [DEBUG] clck_gen.py:117 IND CLOCK 111180
2025-03-12 06:52:41 [DEBUG] clck_gen.py:117 IND CLOCK 111282
2025-03-12 06:52:41 [DEBUG] clck_gen.py:117 IND CLOCK 111384
2025-03-12 06:52:42 [DEBUG] clck_gen.py:117 IND CLOCK 111486
2025-03-12 06:52:42 [DEBUG] clck_gen.py:117 IND CLOCK 111588
2025-03-12 06:52:42 [DEBUG] clck_gen.py:117 IND CLOCK 111690
2025-03-12 06:52:43 [DEBUG] clck_gen.py:117 IND CLOCK 111792
2025-03-12 06:52:43 [DEBUG] clck_gen.py:117 IND CLOCK 111894
2025-03-12 06:52:44 [DEBUG] clck_gen.py:117 IND CLOCK 111996
2025-03-12 06:52:44 [DEBUG] clck_gen.py:117 IND CLOCK 112098
2025-03-12 06:52:45 [DEBUG] clck_gen.py:117 IND CLOCK 112200
2025-03-12 06:52:45 [DEBUG] clck_gen.py:117 IND CLOCK 112302
2025-03-12 06:52:46 [DEBUG] clck_gen.py:117 IND CLOCK 112404
2025-03-12 06:52:46 [DEBUG] clck_gen.py:117 IND CLOCK 112506
2025-03-12 06:52:47 [DEBUG] clck_gen.py:117 IND CLOCK 112608
2025-03-12 06:52:47 [DEBUG] clck_gen.py:117 IND CLOCK 112710
2025-03-12 06:52:48 [DEBUG] clck_gen.py:117 IND CLOCK 112812
2025-03-12 06:52:48 [DEBUG] clck_gen.py:117 IND CLOCK 112914
2025-03-12 06:52:49 [DEBUG] clck_gen.py:117 IND CLOCK 113016
2025-03-12 06:52:49 [DEBUG] clck_gen.py:117 IND CLOCK 113118
2025-03-12 06:52:50 [DEBUG] clck_gen.py:117 IND CLOCK 113220
2025-03-12 06:52:50 [DEBUG] clck_gen.py:117 IND CLOCK 113322
2025-03-12 06:52:50 [DEBUG] clck_gen.py:117 IND CLOCK 113424
2025-03-12 06:52:51 [DEBUG] clck_gen.py:117 IND CLOCK 113526
2025-03-12 06:52:51 [DEBUG] clck_gen.py:117 IND CLOCK 113628
2025-03-12 06:52:52 [DEBUG] clck_gen.py:117 IND CLOCK 113730
2025-03-12 06:52:52 [DEBUG] clck_gen.py:117 IND CLOCK 113832
2025-03-12 06:52:53 [DEBUG] clck_gen.py:117 IND CLOCK 113934
2025-03-12 06:52:53 [DEBUG] clck_gen.py:117 IND CLOCK 114036
2025-03-12 06:52:54 [DEBUG] clck_gen.py:117 IND CLOCK 114138
2025-03-12 06:52:54 [DEBUG] clck_gen.py:117 IND CLOCK 114240
2025-03-12 06:52:55 [DEBUG] clck_gen.py:117 IND CLOCK 114342
2025-03-12 06:52:55 [DEBUG] clck_gen.py:117 IND CLOCK 114444
2025-03-12 06:52:56 [DEBUG] clck_gen.py:117 IND CLOCK 114546
2025-03-12 06:52:56 [DEBUG] clck_gen.py:117 IND CLOCK 114648
2025-03-12 06:52:57 [DEBUG] clck_gen.py:117 IND CLOCK 114750
2025-03-12 06:52:57 [DEBUG] clck_gen.py:117 IND CLOCK 114852
2025-03-12 06:52:58 [DEBUG] clck_gen.py:117 IND CLOCK 114954
2025-03-12 06:52:58 [DEBUG] clck_gen.py:117 IND CLOCK 115056
2025-03-12 06:52:58 [DEBUG] clck_gen.py:117 IND CLOCK 115158
2025-03-12 06:52:59 [DEBUG] clck_gen.py:117 IND CLOCK 115260
2025-03-12 06:52:59 [DEBUG] clck_gen.py:117 IND CLOCK 115362
2025-03-12 06:53:00 [DEBUG] clck_gen.py:117 IND CLOCK 115464
2025-03-12 06:53:00 [DEBUG] clck_gen.py:117 IND CLOCK 115566
2025-03-12 06:53:01 [DEBUG] clck_gen.py:117 IND CLOCK 115668
2025-03-12 06:53:01 [DEBUG] clck_gen.py:117 IND CLOCK 115770
2025-03-12 06:53:02 [DEBUG] clck_gen.py:117 IND CLOCK 115872
2025-03-12 06:53:02 [DEBUG] clck_gen.py:117 IND CLOCK 115974
2025-03-12 06:53:03 [DEBUG] clck_gen.py:117 IND CLOCK 116076
2025-03-12 06:53:03 [DEBUG] clck_gen.py:117 IND CLOCK 116178
2025-03-12 06:53:04 [DEBUG] clck_gen.py:117 IND CLOCK 116280
2025-03-12 06:53:04 [DEBUG] clck_gen.py:117 IND CLOCK 116382
2025-03-12 06:53:05 [DEBUG] clck_gen.py:117 IND CLOCK 116484
2025-03-12 06:53:05 [DEBUG] clck_gen.py:117 IND CLOCK 116586
2025-03-12 06:53:06 [DEBUG] clck_gen.py:117 IND CLOCK 116688
2025-03-12 06:53:06 [DEBUG] clck_gen.py:117 IND CLOCK 116790
2025-03-12 06:53:06 [DEBUG] clck_gen.py:117 IND CLOCK 116892
2025-03-12 06:53:07 [DEBUG] clck_gen.py:117 IND CLOCK 116994
2025-03-12 06:53:07 [DEBUG] clck_gen.py:117 IND CLOCK 117096
2025-03-12 06:53:08 [DEBUG] clck_gen.py:117 IND CLOCK 117198
2025-03-12 06:53:08 [DEBUG] clck_gen.py:117 IND CLOCK 117300
2025-03-12 06:53:09 [DEBUG] clck_gen.py:117 IND CLOCK 117402
2025-03-12 06:53:09 [DEBUG] clck_gen.py:117 IND CLOCK 117504
2025-03-12 06:53:10 [DEBUG] clck_gen.py:117 IND CLOCK 117606
2025-03-12 06:53:10 [DEBUG] clck_gen.py:117 IND CLOCK 117708
2025-03-12 06:53:11 [DEBUG] clck_gen.py:117 IND CLOCK 117810
2025-03-12 06:53:11 [DEBUG] clck_gen.py:117 IND CLOCK 117912
2025-03-12 06:53:12 [DEBUG] clck_gen.py:117 IND CLOCK 118014
2025-03-12 06:53:12 [DEBUG] clck_gen.py:117 IND CLOCK 118116
2025-03-12 06:53:13 [DEBUG] clck_gen.py:117 IND CLOCK 118218
2025-03-12 06:53:13 [DEBUG] clck_gen.py:117 IND CLOCK 118320
2025-03-12 06:53:14 [DEBUG] clck_gen.py:117 IND CLOCK 118422
2025-03-12 06:53:14 [DEBUG] clck_gen.py:117 IND CLOCK 118524
2025-03-12 06:53:15 [DEBUG] clck_gen.py:117 IND CLOCK 118626
2025-03-12 06:53:15 [DEBUG] clck_gen.py:117 IND CLOCK 118728
2025-03-12 06:53:15 [DEBUG] clck_gen.py:117 IND CLOCK 118830
2025-03-12 06:53:16 [DEBUG] clck_gen.py:117 IND CLOCK 118932
2025-03-12 06:53:16 [DEBUG] clck_gen.py:117 IND CLOCK 119034
2025-03-12 06:53:17 [DEBUG] clck_gen.py:117 IND CLOCK 119136
2025-03-12 06:53:17 [DEBUG] clck_gen.py:117 IND CLOCK 119238
2025-03-12 06:53:18 [DEBUG] clck_gen.py:117 IND CLOCK 119340
2025-03-12 06:53:18 [DEBUG] clck_gen.py:117 IND CLOCK 119442
2025-03-12 06:53:19 [DEBUG] clck_gen.py:117 IND CLOCK 119544
2025-03-12 06:53:19 [DEBUG] clck_gen.py:117 IND CLOCK 119646
2025-03-12 06:53:20 [DEBUG] clck_gen.py:117 IND CLOCK 119748
2025-03-12 06:53:20 [DEBUG] clck_gen.py:117 IND CLOCK 119850
2025-03-12 06:53:21 [DEBUG] clck_gen.py:117 IND CLOCK 119952
2025-03-12 06:53:21 [DEBUG] clck_gen.py:117 IND CLOCK 120054
2025-03-12 06:53:22 [DEBUG] clck_gen.py:117 IND CLOCK 120156
2025-03-12 06:53:22 [DEBUG] clck_gen.py:117 IND CLOCK 120258
2025-03-12 06:53:23 [DEBUG] clck_gen.py:117 IND CLOCK 120360
2025-03-12 06:53:23 [DEBUG] clck_gen.py:117 IND CLOCK 120462
2025-03-12 06:53:23 [DEBUG] clck_gen.py:117 IND CLOCK 120564
2025-03-12 06:53:24 [DEBUG] clck_gen.py:117 IND CLOCK 120666
2025-03-12 06:53:24 [DEBUG] clck_gen.py:117 IND CLOCK 120768
2025-03-12 06:53:25 [DEBUG] clck_gen.py:117 IND CLOCK 120870
2025-03-12 06:53:25 [DEBUG] clck_gen.py:117 IND CLOCK 120972
2025-03-12 06:53:26 [DEBUG] clck_gen.py:117 IND CLOCK 121074
2025-03-12 06:53:26 [DEBUG] clck_gen.py:117 IND CLOCK 121176
2025-03-12 06:53:27 [DEBUG] clck_gen.py:117 IND CLOCK 121278
2025-03-12 06:53:27 [DEBUG] clck_gen.py:117 IND CLOCK 121380
2025-03-12 06:53:28 [DEBUG] clck_gen.py:117 IND CLOCK 121482
2025-03-12 06:53:28 [DEBUG] clck_gen.py:117 IND CLOCK 121584
2025-03-12 06:53:29 [DEBUG] clck_gen.py:117 IND CLOCK 121686
2025-03-12 06:53:29 [DEBUG] clck_gen.py:117 IND CLOCK 121788
2025-03-12 06:53:30 [DEBUG] clck_gen.py:117 IND CLOCK 121890
2025-03-12 06:53:30 [DEBUG] clck_gen.py:117 IND CLOCK 121992
2025-03-12 06:53:31 [DEBUG] clck_gen.py:117 IND CLOCK 122094
2025-03-12 06:53:31 [DEBUG] clck_gen.py:117 IND CLOCK 122196
2025-03-12 06:53:31 [DEBUG] clck_gen.py:117 IND CLOCK 122298
2025-03-12 06:53:32 [DEBUG] clck_gen.py:117 IND CLOCK 122400
2025-03-12 06:53:32 [DEBUG] clck_gen.py:117 IND CLOCK 122502
2025-03-12 06:53:33 [DEBUG] clck_gen.py:117 IND CLOCK 122604
2025-03-12 06:53:33 [DEBUG] clck_gen.py:117 IND CLOCK 122706
2025-03-12 06:53:34 [DEBUG] clck_gen.py:117 IND CLOCK 122808
2025-03-12 06:53:34 [DEBUG] clck_gen.py:117 IND CLOCK 122910
2025-03-12 06:53:35 [DEBUG] clck_gen.py:117 IND CLOCK 123012
2025-03-12 06:53:35 [DEBUG] clck_gen.py:117 IND CLOCK 123114
2025-03-12 06:53:36 [DEBUG] clck_gen.py:117 IND CLOCK 123216
2025-03-12 06:53:36 [DEBUG] clck_gen.py:117 IND CLOCK 123318
2025-03-12 06:53:37 [DEBUG] clck_gen.py:117 IND CLOCK 123420
2025-03-12 06:53:37 [DEBUG] clck_gen.py:117 IND CLOCK 123522
2025-03-12 06:53:38 [DEBUG] clck_gen.py:117 IND CLOCK 123624
2025-03-12 06:53:38 [DEBUG] clck_gen.py:117 IND CLOCK 123726
2025-03-12 06:53:39 [DEBUG] clck_gen.py:117 IND CLOCK 123828
2025-03-12 06:53:39 [DEBUG] clck_gen.py:117 IND CLOCK 123930
2025-03-12 06:53:39 [DEBUG] clck_gen.py:117 IND CLOCK 124032
2025-03-12 06:53:40 [DEBUG] clck_gen.py:117 IND CLOCK 124134
2025-03-12 06:53:40 [DEBUG] clck_gen.py:117 IND CLOCK 124236
2025-03-12 06:53:41 [DEBUG] clck_gen.py:117 IND CLOCK 124338
2025-03-12 06:53:41 [DEBUG] clck_gen.py:117 IND CLOCK 124440
2025-03-12 06:53:42 [DEBUG] clck_gen.py:117 IND CLOCK 124542
2025-03-12 06:53:42 [DEBUG] clck_gen.py:117 IND CLOCK 124644
2025-03-12 06:53:43 [DEBUG] clck_gen.py:117 IND CLOCK 124746
2025-03-12 06:53:43 [DEBUG] clck_gen.py:117 IND CLOCK 124848
2025-03-12 06:53:44 [DEBUG] clck_gen.py:117 IND CLOCK 124950
2025-03-12 06:53:44 [DEBUG] clck_gen.py:117 IND CLOCK 125052
2025-03-12 06:53:45 [DEBUG] clck_gen.py:117 IND CLOCK 125154
2025-03-12 06:53:45 [DEBUG] clck_gen.py:117 IND CLOCK 125256
2025-03-12 06:53:46 [DEBUG] clck_gen.py:117 IND CLOCK 125358
2025-03-12 06:53:46 [DEBUG] clck_gen.py:117 IND CLOCK 125460
2025-03-12 06:53:47 [DEBUG] clck_gen.py:117 IND CLOCK 125562
2025-03-12 06:53:47 [DEBUG] clck_gen.py:117 IND CLOCK 125664
2025-03-12 06:53:47 [DEBUG] clck_gen.py:117 IND CLOCK 125766
2025-03-12 06:53:48 [DEBUG] clck_gen.py:117 IND CLOCK 125868
2025-03-12 06:53:48 [DEBUG] clck_gen.py:117 IND CLOCK 125970
2025-03-12 06:53:49 [DEBUG] clck_gen.py:117 IND CLOCK 126072
2025-03-12 06:53:49 [DEBUG] clck_gen.py:117 IND CLOCK 126174
2025-03-12 06:53:50 [DEBUG] clck_gen.py:117 IND CLOCK 126276
2025-03-12 06:53:50 [DEBUG] clck_gen.py:117 IND CLOCK 126378
2025-03-12 06:53:51 [DEBUG] clck_gen.py:117 IND CLOCK 126480
2025-03-12 06:53:51 [DEBUG] clck_gen.py:117 IND CLOCK 126582
2025-03-12 06:53:52 [DEBUG] clck_gen.py:117 IND CLOCK 126684
2025-03-12 06:53:52 [DEBUG] clck_gen.py:117 IND CLOCK 126786
2025-03-12 06:53:53 [DEBUG] clck_gen.py:117 IND CLOCK 126888
2025-03-12 06:53:53 [DEBUG] clck_gen.py:117 IND CLOCK 126990
2025-03-12 06:53:54 [DEBUG] clck_gen.py:117 IND CLOCK 127092
2025-03-12 06:53:54 [DEBUG] clck_gen.py:117 IND CLOCK 127194
2025-03-12 06:53:55 [DEBUG] clck_gen.py:117 IND CLOCK 127296
2025-03-12 06:53:55 [DEBUG] clck_gen.py:117 IND CLOCK 127398
2025-03-12 06:53:55 [DEBUG] clck_gen.py:117 IND CLOCK 127500
2025-03-12 06:53:56 [DEBUG] clck_gen.py:117 IND CLOCK 127602
2025-03-12 06:53:56 [DEBUG] clck_gen.py:117 IND CLOCK 127704
2025-03-12 06:53:57 [DEBUG] clck_gen.py:117 IND CLOCK 127806
2025-03-12 06:53:57 [DEBUG] clck_gen.py:117 IND CLOCK 127908
2025-03-12 06:53:58 [DEBUG] clck_gen.py:117 IND CLOCK 128010
2025-03-12 06:53:58 [DEBUG] clck_gen.py:117 IND CLOCK 128112
2025-03-12 06:53:59 [DEBUG] clck_gen.py:117 IND CLOCK 128214
2025-03-12 06:53:59 [DEBUG] clck_gen.py:117 IND CLOCK 128316
2025-03-12 06:54:00 [DEBUG] clck_gen.py:117 IND CLOCK 128418
2025-03-12 06:54:00 [DEBUG] clck_gen.py:117 IND CLOCK 128520
2025-03-12 06:54:01 [DEBUG] clck_gen.py:117 IND CLOCK 128622
2025-03-12 06:54:01 [DEBUG] clck_gen.py:117 IND CLOCK 128724
2025-03-12 06:54:02 [DEBUG] clck_gen.py:117 IND CLOCK 128826
2025-03-12 06:54:02 [DEBUG] clck_gen.py:117 IND CLOCK 128928
2025-03-12 06:54:03 [DEBUG] clck_gen.py:117 IND CLOCK 129030
2025-03-12 06:54:03 [DEBUG] clck_gen.py:117 IND CLOCK 129132
2025-03-12 06:54:03 [DEBUG] clck_gen.py:117 IND CLOCK 129234
2025-03-12 06:54:04 [DEBUG] clck_gen.py:117 IND CLOCK 129336
2025-03-12 06:54:04 [DEBUG] clck_gen.py:117 IND CLOCK 129438
2025-03-12 06:54:05 [DEBUG] clck_gen.py:117 IND CLOCK 129540
2025-03-12 06:54:05 [DEBUG] clck_gen.py:117 IND CLOCK 129642
2025-03-12 06:54:06 [DEBUG] clck_gen.py:117 IND CLOCK 129744
2025-03-12 06:54:06 [DEBUG] clck_gen.py:117 IND CLOCK 129846
2025-03-12 06:54:07 [DEBUG] clck_gen.py:117 IND CLOCK 129948
2025-03-12 06:54:07 [DEBUG] clck_gen.py:117 IND CLOCK 130050
2025-03-12 06:54:08 [DEBUG] clck_gen.py:117 IND CLOCK 130152
2025-03-12 06:54:08 [DEBUG] clck_gen.py:117 IND CLOCK 130254
2025-03-12 06:54:09 [DEBUG] clck_gen.py:117 IND CLOCK 130356
2025-03-12 06:54:09 [DEBUG] clck_gen.py:117 IND CLOCK 130458
2025-03-12 06:54:10 [DEBUG] clck_gen.py:117 IND CLOCK 130560
2025-03-12 06:54:10 [DEBUG] clck_gen.py:117 IND CLOCK 130662
2025-03-12 06:54:11 [DEBUG] clck_gen.py:117 IND CLOCK 130764
2025-03-12 06:54:11 [DEBUG] clck_gen.py:117 IND CLOCK 130866
2025-03-12 06:54:11 [DEBUG] clck_gen.py:117 IND CLOCK 130968
2025-03-12 06:54:12 [DEBUG] clck_gen.py:117 IND CLOCK 131070
2025-03-12 06:54:12 [DEBUG] clck_gen.py:117 IND CLOCK 131172
2025-03-12 06:54:13 [DEBUG] clck_gen.py:117 IND CLOCK 131274
2025-03-12 06:54:13 [DEBUG] clck_gen.py:117 IND CLOCK 131376
2025-03-12 06:54:14 [DEBUG] clck_gen.py:117 IND CLOCK 131478
2025-03-12 06:54:14 [DEBUG] clck_gen.py:117 IND CLOCK 131580
2025-03-12 06:54:15 [DEBUG] clck_gen.py:117 IND CLOCK 131682
2025-03-12 06:54:15 [DEBUG] clck_gen.py:117 IND CLOCK 131784
2025-03-12 06:54:16 [DEBUG] clck_gen.py:117 IND CLOCK 131886
2025-03-12 06:54:16 [DEBUG] clck_gen.py:117 IND CLOCK 131988
2025-03-12 06:54:17 [DEBUG] clck_gen.py:117 IND CLOCK 132090
2025-03-12 06:54:17 [DEBUG] clck_gen.py:117 IND CLOCK 132192
2025-03-12 06:54:18 [DEBUG] clck_gen.py:117 IND CLOCK 132294
2025-03-12 06:54:18 [DEBUG] clck_gen.py:117 IND CLOCK 132396
2025-03-12 06:54:19 [DEBUG] clck_gen.py:117 IND CLOCK 132498
2025-03-12 06:54:19 [DEBUG] clck_gen.py:117 IND CLOCK 132600
2025-03-12 06:54:19 [DEBUG] clck_gen.py:117 IND CLOCK 132702
2025-03-12 06:54:20 [DEBUG] clck_gen.py:117 IND CLOCK 132804
2025-03-12 06:54:20 [DEBUG] clck_gen.py:117 IND CLOCK 132906
2025-03-12 06:54:21 [DEBUG] clck_gen.py:117 IND CLOCK 133008
2025-03-12 06:54:21 [DEBUG] clck_gen.py:117 IND CLOCK 133110
2025-03-12 06:54:22 [DEBUG] clck_gen.py:117 IND CLOCK 133212
2025-03-12 06:54:22 [DEBUG] clck_gen.py:117 IND CLOCK 133314
2025-03-12 06:54:23 [DEBUG] clck_gen.py:117 IND CLOCK 133416
2025-03-12 06:54:23 [DEBUG] clck_gen.py:117 IND CLOCK 133518
2025-03-12 06:54:24 [DEBUG] clck_gen.py:117 IND CLOCK 133620
2025-03-12 06:54:24 [DEBUG] clck_gen.py:117 IND CLOCK 133722
2025-03-12 06:54:25 [DEBUG] clck_gen.py:117 IND CLOCK 133824
2025-03-12 06:54:25 [DEBUG] clck_gen.py:117 IND CLOCK 133926
2025-03-12 06:54:26 [DEBUG] clck_gen.py:117 IND CLOCK 134028
2025-03-12 06:54:26 [DEBUG] clck_gen.py:117 IND CLOCK 134130
2025-03-12 06:54:27 [DEBUG] clck_gen.py:117 IND CLOCK 134232
2025-03-12 06:54:27 [DEBUG] clck_gen.py:117 IND CLOCK 134334
2025-03-12 06:54:27 [DEBUG] clck_gen.py:117 IND CLOCK 134436
2025-03-12 06:54:28 [DEBUG] clck_gen.py:117 IND CLOCK 134538
2025-03-12 06:54:28 [DEBUG] clck_gen.py:117 IND CLOCK 134640
2025-03-12 06:54:29 [DEBUG] clck_gen.py:117 IND CLOCK 134742
2025-03-12 06:54:29 [DEBUG] clck_gen.py:117 IND CLOCK 134844
2025-03-12 06:54:30 [DEBUG] clck_gen.py:117 IND CLOCK 134946
2025-03-12 06:54:30 [DEBUG] clck_gen.py:117 IND CLOCK 135048
2025-03-12 06:54:31 [DEBUG] clck_gen.py:117 IND CLOCK 135150
2025-03-12 06:54:31 [DEBUG] clck_gen.py:117 IND CLOCK 135252
2025-03-12 06:54:32 [DEBUG] clck_gen.py:117 IND CLOCK 135354
2025-03-12 06:54:32 [DEBUG] clck_gen.py:117 IND CLOCK 135456
2025-03-12 06:54:33 [DEBUG] clck_gen.py:117 IND CLOCK 135558
2025-03-12 06:54:33 [DEBUG] clck_gen.py:117 IND CLOCK 135660
2025-03-12 06:54:34 [DEBUG] clck_gen.py:117 IND CLOCK 135762
2025-03-12 06:54:34 [DEBUG] clck_gen.py:117 IND CLOCK 135864
2025-03-12 06:54:35 [DEBUG] clck_gen.py:117 IND CLOCK 135966
2025-03-12 06:54:35 [DEBUG] clck_gen.py:117 IND CLOCK 136068
2025-03-12 06:54:35 [DEBUG] clck_gen.py:117 IND CLOCK 136170
2025-03-12 06:54:36 [DEBUG] clck_gen.py:117 IND CLOCK 136272
2025-03-12 06:54:36 [DEBUG] clck_gen.py:117 IND CLOCK 136374
2025-03-12 06:54:37 [DEBUG] clck_gen.py:117 IND CLOCK 136476
2025-03-12 06:54:37 [DEBUG] clck_gen.py:117 IND CLOCK 136578
2025-03-12 06:54:38 [DEBUG] clck_gen.py:117 IND CLOCK 136680
2025-03-12 06:54:38 [DEBUG] clck_gen.py:117 IND CLOCK 136782
2025-03-12 06:54:39 [DEBUG] clck_gen.py:117 IND CLOCK 136884
2025-03-12 06:54:39 [DEBUG] clck_gen.py:117 IND CLOCK 136986
2025-03-12 06:54:40 [DEBUG] clck_gen.py:117 IND CLOCK 137088
2025-03-12 06:54:40 [DEBUG] clck_gen.py:117 IND CLOCK 137190
2025-03-12 06:54:41 [DEBUG] clck_gen.py:117 IND CLOCK 137292
2025-03-12 06:54:41 [DEBUG] clck_gen.py:117 IND CLOCK 137394
2025-03-12 06:54:42 [DEBUG] clck_gen.py:117 IND CLOCK 137496
2025-03-12 06:54:42 [DEBUG] clck_gen.py:117 IND CLOCK 137598
2025-03-12 06:54:43 [DEBUG] clck_gen.py:117 IND CLOCK 137700
2025-03-12 06:54:43 [DEBUG] clck_gen.py:117 IND CLOCK 137802
2025-03-12 06:54:43 [DEBUG] clck_gen.py:117 IND CLOCK 137904
2025-03-12 06:54:44 [DEBUG] clck_gen.py:117 IND CLOCK 138006
2025-03-12 06:54:44 [DEBUG] clck_gen.py:117 IND CLOCK 138108
2025-03-12 06:54:45 [DEBUG] clck_gen.py:117 IND CLOCK 138210
2025-03-12 06:54:45 [DEBUG] clck_gen.py:117 IND CLOCK 138312
2025-03-12 06:54:46 [DEBUG] clck_gen.py:117 IND CLOCK 138414
2025-03-12 06:54:46 [DEBUG] clck_gen.py:117 IND CLOCK 138516
2025-03-12 06:54:47 [DEBUG] clck_gen.py:117 IND CLOCK 138618
2025-03-12 06:54:47 [DEBUG] clck_gen.py:117 IND CLOCK 138720
2025-03-12 06:54:48 [DEBUG] clck_gen.py:117 IND CLOCK 138822
2025-03-12 06:54:48 [DEBUG] clck_gen.py:117 IND CLOCK 138924
2025-03-12 06:54:49 [DEBUG] clck_gen.py:117 IND CLOCK 139026
2025-03-12 06:54:49 [DEBUG] clck_gen.py:117 IND CLOCK 139128
2025-03-12 06:54:50 [DEBUG] clck_gen.py:117 IND CLOCK 139230
2025-03-12 06:54:50 [DEBUG] clck_gen.py:117 IND CLOCK 139332
2025-03-12 06:54:51 [DEBUG] clck_gen.py:117 IND CLOCK 139434
2025-03-12 06:54:51 [DEBUG] clck_gen.py:117 IND CLOCK 139536
2025-03-12 06:54:51 [DEBUG] clck_gen.py:117 IND CLOCK 139638
2025-03-12 06:54:52 [DEBUG] clck_gen.py:117 IND CLOCK 139740
2025-03-12 06:54:52 [DEBUG] clck_gen.py:117 IND CLOCK 139842
2025-03-12 06:54:53 [DEBUG] clck_gen.py:117 IND CLOCK 139944
2025-03-12 06:54:53 [DEBUG] clck_gen.py:117 IND CLOCK 140046
2025-03-12 06:54:54 [DEBUG] clck_gen.py:117 IND CLOCK 140148
2025-03-12 06:54:54 [DEBUG] clck_gen.py:117 IND CLOCK 140250
2025-03-12 06:54:55 [DEBUG] clck_gen.py:117 IND CLOCK 140352
2025-03-12 06:54:55 [DEBUG] clck_gen.py:117 IND CLOCK 140454
2025-03-12 06:54:56 [DEBUG] clck_gen.py:117 IND CLOCK 140556
2025-03-12 06:54:56 [DEBUG] clck_gen.py:117 IND CLOCK 140658
2025-03-12 06:54:57 [DEBUG] clck_gen.py:117 IND CLOCK 140760
2025-03-12 06:54:57 [DEBUG] clck_gen.py:117 IND CLOCK 140862
2025-03-12 06:54:58 [DEBUG] clck_gen.py:117 IND CLOCK 140964
2025-03-12 06:54:58 [DEBUG] clck_gen.py:117 IND CLOCK 141066
2025-03-12 06:54:59 [DEBUG] clck_gen.py:117 IND CLOCK 141168
2025-03-12 06:54:59 [DEBUG] clck_gen.py:117 IND CLOCK 141270
2025-03-12 06:54:59 [DEBUG] clck_gen.py:117 IND CLOCK 141372
2025-03-12 06:55:00 [DEBUG] clck_gen.py:117 IND CLOCK 141474
2025-03-12 06:55:00 [DEBUG] clck_gen.py:117 IND CLOCK 141576
2025-03-12 06:55:01 [DEBUG] clck_gen.py:117 IND CLOCK 141678
2025-03-12 06:55:01 [DEBUG] clck_gen.py:117 IND CLOCK 141780
2025-03-12 06:55:02 [DEBUG] clck_gen.py:117 IND CLOCK 141882
2025-03-12 06:55:02 [DEBUG] clck_gen.py:117 IND CLOCK 141984
2025-03-12 06:55:03 [DEBUG] clck_gen.py:117 IND CLOCK 142086
2025-03-12 06:55:03 [DEBUG] clck_gen.py:117 IND CLOCK 142188
2025-03-12 06:55:04 [DEBUG] clck_gen.py:117 IND CLOCK 142290
2025-03-12 06:55:04 [DEBUG] clck_gen.py:117 IND CLOCK 142392
2025-03-12 06:55:05 [DEBUG] clck_gen.py:117 IND CLOCK 142494
2025-03-12 06:55:05 [DEBUG] clck_gen.py:117 IND CLOCK 142596
2025-03-12 06:55:06 [DEBUG] clck_gen.py:117 IND CLOCK 142698
2025-03-12 06:55:06 [DEBUG] clck_gen.py:117 IND CLOCK 142800
2025-03-12 06:55:07 [DEBUG] clck_gen.py:117 IND CLOCK 142902
2025-03-12 06:55:07 [DEBUG] clck_gen.py:117 IND CLOCK 143004
2025-03-12 06:55:07 [DEBUG] clck_gen.py:117 IND CLOCK 143106
2025-03-12 06:55:08 [DEBUG] clck_gen.py:117 IND CLOCK 143208
2025-03-12 06:55:08 [DEBUG] clck_gen.py:117 IND CLOCK 143310
2025-03-12 06:55:09 [DEBUG] clck_gen.py:117 IND CLOCK 143412
2025-03-12 06:55:09 [DEBUG] clck_gen.py:117 IND CLOCK 143514
2025-03-12 06:55:10 [DEBUG] clck_gen.py:117 IND CLOCK 143616
2025-03-12 06:55:10 [DEBUG] clck_gen.py:117 IND CLOCK 143718
2025-03-12 06:55:11 [DEBUG] clck_gen.py:117 IND CLOCK 143820
2025-03-12 06:55:11 [DEBUG] clck_gen.py:117 IND CLOCK 143922
2025-03-12 06:55:12 [DEBUG] clck_gen.py:117 IND CLOCK 144024
2025-03-12 06:55:12 [DEBUG] clck_gen.py:117 IND CLOCK 144126
2025-03-12 06:55:13 [DEBUG] clck_gen.py:117 IND CLOCK 144228
2025-03-12 06:55:13 [DEBUG] clck_gen.py:117 IND CLOCK 144330
2025-03-12 06:55:14 [DEBUG] clck_gen.py:117 IND CLOCK 144432
2025-03-12 06:55:14 [DEBUG] clck_gen.py:117 IND CLOCK 144534
2025-03-12 06:55:15 [DEBUG] clck_gen.py:117 IND CLOCK 144636
2025-03-12 06:55:15 [DEBUG] clck_gen.py:117 IND CLOCK 144738
2025-03-12 06:55:15 [DEBUG] clck_gen.py:117 IND CLOCK 144840
2025-03-12 06:55:16 [DEBUG] clck_gen.py:117 IND CLOCK 144942
2025-03-12 06:55:16 [DEBUG] clck_gen.py:117 IND CLOCK 145044
2025-03-12 06:55:17 [DEBUG] clck_gen.py:117 IND CLOCK 145146
2025-03-12 06:55:17 [DEBUG] clck_gen.py:117 IND CLOCK 145248
2025-03-12 06:55:18 [DEBUG] clck_gen.py:117 IND CLOCK 145350
2025-03-12 06:55:18 [DEBUG] clck_gen.py:117 IND CLOCK 145452
2025-03-12 06:55:19 [DEBUG] clck_gen.py:117 IND CLOCK 145554
2025-03-12 06:55:19 [DEBUG] clck_gen.py:117 IND CLOCK 145656
2025-03-12 06:55:20 [DEBUG] clck_gen.py:117 IND CLOCK 145758
2025-03-12 06:55:20 [DEBUG] clck_gen.py:117 IND CLOCK 145860
2025-03-12 06:55:21 [DEBUG] clck_gen.py:117 IND CLOCK 145962
2025-03-12 06:55:21 [DEBUG] clck_gen.py:117 IND CLOCK 146064
2025-03-12 06:55:22 [DEBUG] clck_gen.py:117 IND CLOCK 146166
2025-03-12 06:55:22 [DEBUG] clck_gen.py:117 IND CLOCK 146268
2025-03-12 06:55:23 [DEBUG] clck_gen.py:117 IND CLOCK 146370
2025-03-12 06:55:23 [DEBUG] clck_gen.py:117 IND CLOCK 146472
2025-03-12 06:55:23 [DEBUG] clck_gen.py:117 IND CLOCK 146574
2025-03-12 06:55:24 [DEBUG] clck_gen.py:117 IND CLOCK 146676
2025-03-12 06:55:24 [DEBUG] clck_gen.py:117 IND CLOCK 146778
2025-03-12 06:55:25 [DEBUG] clck_gen.py:117 IND CLOCK 146880
2025-03-12 06:55:25 [DEBUG] clck_gen.py:117 IND CLOCK 146982
2025-03-12 06:55:26 [DEBUG] clck_gen.py:117 IND CLOCK 147084
2025-03-12 06:55:26 [DEBUG] clck_gen.py:117 IND CLOCK 147186
2025-03-12 06:55:27 [DEBUG] clck_gen.py:117 IND CLOCK 147288
2025-03-12 06:55:27 [DEBUG] clck_gen.py:117 IND CLOCK 147390
2025-03-12 06:55:28 [DEBUG] clck_gen.py:117 IND CLOCK 147492
2025-03-12 06:55:28 [DEBUG] clck_gen.py:117 IND CLOCK 147594
2025-03-12 06:55:29 [DEBUG] clck_gen.py:117 IND CLOCK 147696
2025-03-12 06:55:29 [DEBUG] clck_gen.py:117 IND CLOCK 147798
2025-03-12 06:55:30 [DEBUG] clck_gen.py:117 IND CLOCK 147900
2025-03-12 06:55:30 [DEBUG] clck_gen.py:117 IND CLOCK 148002
2025-03-12 06:55:31 [DEBUG] clck_gen.py:117 IND CLOCK 148104
2025-03-12 06:55:31 [DEBUG] clck_gen.py:117 IND CLOCK 148206
2025-03-12 06:55:31 [DEBUG] clck_gen.py:117 IND CLOCK 148308
2025-03-12 06:55:32 [DEBUG] clck_gen.py:117 IND CLOCK 148410
2025-03-12 06:55:32 [DEBUG] clck_gen.py:117 IND CLOCK 148512
2025-03-12 06:55:33 [DEBUG] clck_gen.py:117 IND CLOCK 148614
2025-03-12 06:55:33 [DEBUG] clck_gen.py:117 IND CLOCK 148716
2025-03-12 06:55:34 [DEBUG] clck_gen.py:117 IND CLOCK 148818
2025-03-12 06:55:34 [DEBUG] clck_gen.py:117 IND CLOCK 148920
2025-03-12 06:55:35 [DEBUG] clck_gen.py:117 IND CLOCK 149022
2025-03-12 06:55:35 [DEBUG] clck_gen.py:117 IND CLOCK 149124
2025-03-12 06:55:36 [DEBUG] clck_gen.py:117 IND CLOCK 149226
2025-03-12 06:55:36 [DEBUG] clck_gen.py:117 IND CLOCK 149328
2025-03-12 06:55:37 [DEBUG] clck_gen.py:117 IND CLOCK 149430
2025-03-12 06:55:37 [DEBUG] clck_gen.py:117 IND CLOCK 149532
2025-03-12 06:55:38 [DEBUG] clck_gen.py:117 IND CLOCK 149634
2025-03-12 06:55:38 [DEBUG] clck_gen.py:117 IND CLOCK 149736
2025-03-12 06:55:39 [DEBUG] clck_gen.py:117 IND CLOCK 149838
2025-03-12 06:55:39 [DEBUG] clck_gen.py:117 IND CLOCK 149940
2025-03-12 06:55:39 [DEBUG] clck_gen.py:117 IND CLOCK 150042
2025-03-12 06:55:40 [DEBUG] clck_gen.py:117 IND CLOCK 150144
2025-03-12 06:55:40 [DEBUG] clck_gen.py:117 IND CLOCK 150246
2025-03-12 06:55:41 [DEBUG] clck_gen.py:117 IND CLOCK 150348
2025-03-12 06:55:41 [DEBUG] clck_gen.py:117 IND CLOCK 150450
2025-03-12 06:55:42 [DEBUG] clck_gen.py:117 IND CLOCK 150552
2025-03-12 06:55:42 [DEBUG] clck_gen.py:117 IND CLOCK 150654
2025-03-12 06:55:43 [DEBUG] clck_gen.py:117 IND CLOCK 150756
2025-03-12 06:55:43 [DEBUG] clck_gen.py:117 IND CLOCK 150858
2025-03-12 06:55:44 [DEBUG] clck_gen.py:117 IND CLOCK 150960
2025-03-12 06:55:44 [DEBUG] clck_gen.py:117 IND CLOCK 151062
2025-03-12 06:55:45 [DEBUG] clck_gen.py:117 IND CLOCK 151164
2025-03-12 06:55:45 [DEBUG] clck_gen.py:117 IND CLOCK 151266
2025-03-12 06:55:46 [DEBUG] clck_gen.py:117 IND CLOCK 151368
2025-03-12 06:55:46 [DEBUG] clck_gen.py:117 IND CLOCK 151470
2025-03-12 06:55:47 [DEBUG] clck_gen.py:117 IND CLOCK 151572
2025-03-12 06:55:47 [DEBUG] clck_gen.py:117 IND CLOCK 151674
2025-03-12 06:55:47 [DEBUG] clck_gen.py:117 IND CLOCK 151776
2025-03-12 06:55:48 [DEBUG] clck_gen.py:117 IND CLOCK 151878
2025-03-12 06:55:48 [DEBUG] clck_gen.py:117 IND CLOCK 151980
2025-03-12 06:55:49 [DEBUG] clck_gen.py:117 IND CLOCK 152082
2025-03-12 06:55:49 [DEBUG] clck_gen.py:117 IND CLOCK 152184
2025-03-12 06:55:50 [DEBUG] clck_gen.py:117 IND CLOCK 152286
2025-03-12 06:55:50 [DEBUG] clck_gen.py:117 IND CLOCK 152388
2025-03-12 06:55:51 [DEBUG] clck_gen.py:117 IND CLOCK 152490
2025-03-12 06:55:51 [DEBUG] clck_gen.py:117 IND CLOCK 152592
2025-03-12 06:55:52 [DEBUG] clck_gen.py:117 IND CLOCK 152694
2025-03-12 06:55:52 [DEBUG] clck_gen.py:117 IND CLOCK 152796
2025-03-12 06:55:53 [DEBUG] clck_gen.py:117 IND CLOCK 152898
2025-03-12 06:55:53 [DEBUG] clck_gen.py:117 IND CLOCK 153000
2025-03-12 06:55:54 [DEBUG] clck_gen.py:117 IND CLOCK 153102
2025-03-12 06:55:54 [DEBUG] clck_gen.py:117 IND CLOCK 153204
2025-03-12 06:55:55 [DEBUG] clck_gen.py:117 IND CLOCK 153306
2025-03-12 06:55:55 [DEBUG] clck_gen.py:117 IND CLOCK 153408
2025-03-12 06:55:55 [DEBUG] clck_gen.py:117 IND CLOCK 153510
2025-03-12 06:55:56 [DEBUG] clck_gen.py:117 IND CLOCK 153612
2025-03-12 06:55:56 [DEBUG] clck_gen.py:117 IND CLOCK 153714
2025-03-12 06:55:57 [DEBUG] clck_gen.py:117 IND CLOCK 153816
2025-03-12 06:55:57 [DEBUG] clck_gen.py:117 IND CLOCK 153918
2025-03-12 06:55:58 [DEBUG] clck_gen.py:117 IND CLOCK 154020
2025-03-12 06:55:58 [DEBUG] clck_gen.py:117 IND CLOCK 154122
2025-03-12 06:55:59 [DEBUG] clck_gen.py:117 IND CLOCK 154224
2025-03-12 06:55:59 [DEBUG] clck_gen.py:117 IND CLOCK 154326
2025-03-12 06:56:00 [DEBUG] clck_gen.py:117 IND CLOCK 154428
2025-03-12 06:56:00 [DEBUG] clck_gen.py:117 IND CLOCK 154530
2025-03-12 06:56:01 [DEBUG] clck_gen.py:117 IND CLOCK 154632
2025-03-12 06:56:01 [DEBUG] clck_gen.py:117 IND CLOCK 154734
2025-03-12 06:56:02 [DEBUG] clck_gen.py:117 IND CLOCK 154836
2025-03-12 06:56:02 [DEBUG] clck_gen.py:117 IND CLOCK 154938
2025-03-12 06:56:03 [DEBUG] clck_gen.py:117 IND CLOCK 155040
2025-03-12 06:56:03 [DEBUG] clck_gen.py:117 IND CLOCK 155142
2025-03-12 06:56:03 [DEBUG] clck_gen.py:117 IND CLOCK 155244
2025-03-12 06:56:04 [DEBUG] clck_gen.py:117 IND CLOCK 155346
2025-03-12 06:56:04 [DEBUG] clck_gen.py:117 IND CLOCK 155448
2025-03-12 06:56:05 [DEBUG] clck_gen.py:117 IND CLOCK 155550
2025-03-12 06:56:05 [DEBUG] clck_gen.py:117 IND CLOCK 155652
2025-03-12 06:56:06 [DEBUG] clck_gen.py:117 IND CLOCK 155754
2025-03-12 06:56:06 [DEBUG] clck_gen.py:117 IND CLOCK 155856
2025-03-12 06:56:07 [DEBUG] clck_gen.py:117 IND CLOCK 155958
2025-03-12 06:56:07 [DEBUG] clck_gen.py:117 IND CLOCK 156060
2025-03-12 06:56:08 [DEBUG] clck_gen.py:117 IND CLOCK 156162
2025-03-12 06:56:08 [DEBUG] clck_gen.py:117 IND CLOCK 156264
2025-03-12 06:56:09 [DEBUG] clck_gen.py:117 IND CLOCK 156366
2025-03-12 06:56:09 [DEBUG] clck_gen.py:117 IND CLOCK 156468
2025-03-12 06:56:10 [DEBUG] clck_gen.py:117 IND CLOCK 156570
2025-03-12 06:56:10 [DEBUG] clck_gen.py:117 IND CLOCK 156672
2025-03-12 06:56:11 [DEBUG] clck_gen.py:117 IND CLOCK 156774
2025-03-12 06:56:11 [DEBUG] clck_gen.py:117 IND CLOCK 156876
2025-03-12 06:56:11 [DEBUG] clck_gen.py:117 IND CLOCK 156978
2025-03-12 06:56:12 [DEBUG] clck_gen.py:117 IND CLOCK 157080
2025-03-12 06:56:12 [DEBUG] clck_gen.py:117 IND CLOCK 157182
2025-03-12 06:56:13 [DEBUG] clck_gen.py:117 IND CLOCK 157284
2025-03-12 06:56:13 [DEBUG] clck_gen.py:117 IND CLOCK 157386
2025-03-12 06:56:14 [DEBUG] clck_gen.py:117 IND CLOCK 157488
2025-03-12 06:56:14 [DEBUG] clck_gen.py:117 IND CLOCK 157590
2025-03-12 06:56:15 [DEBUG] clck_gen.py:117 IND CLOCK 157692
2025-03-12 06:56:15 [DEBUG] clck_gen.py:117 IND CLOCK 157794
2025-03-12 06:56:16 [DEBUG] clck_gen.py:117 IND CLOCK 157896
2025-03-12 06:56:16 [DEBUG] clck_gen.py:117 IND CLOCK 157998
2025-03-12 06:56:17 [DEBUG] clck_gen.py:117 IND CLOCK 158100
2025-03-12 06:56:17 [DEBUG] clck_gen.py:117 IND CLOCK 158202
2025-03-12 06:56:18 [DEBUG] clck_gen.py:117 IND CLOCK 158304
2025-03-12 06:56:18 [DEBUG] clck_gen.py:117 IND CLOCK 158406
2025-03-12 06:56:19 [DEBUG] clck_gen.py:117 IND CLOCK 158508
2025-03-12 06:56:19 [DEBUG] clck_gen.py:117 IND CLOCK 158610
2025-03-12 06:56:19 [DEBUG] clck_gen.py:117 IND CLOCK 158712
2025-03-12 06:56:20 [DEBUG] clck_gen.py:117 IND CLOCK 158814
2025-03-12 06:56:20 [DEBUG] clck_gen.py:117 IND CLOCK 158916
2025-03-12 06:56:21 [DEBUG] clck_gen.py:117 IND CLOCK 159018
2025-03-12 06:56:21 [DEBUG] clck_gen.py:117 IND CLOCK 159120
2025-03-12 06:56:22 [DEBUG] clck_gen.py:117 IND CLOCK 159222
2025-03-12 06:56:22 [DEBUG] clck_gen.py:117 IND CLOCK 159324
2025-03-12 06:56:23 [DEBUG] clck_gen.py:117 IND CLOCK 159426
2025-03-12 06:56:23 [DEBUG] clck_gen.py:117 IND CLOCK 159528
2025-03-12 06:56:24 [DEBUG] clck_gen.py:117 IND CLOCK 159630
2025-03-12 06:56:24 [DEBUG] clck_gen.py:117 IND CLOCK 159732
2025-03-12 06:56:25 [DEBUG] clck_gen.py:117 IND CLOCK 159834
2025-03-12 06:56:25 [DEBUG] clck_gen.py:117 IND CLOCK 159936
2025-03-12 06:56:26 [DEBUG] clck_gen.py:117 IND CLOCK 160038
2025-03-12 06:56:26 [DEBUG] clck_gen.py:117 IND CLOCK 160140
2025-03-12 06:56:27 [DEBUG] clck_gen.py:117 IND CLOCK 160242
2025-03-12 06:56:27 [DEBUG] clck_gen.py:117 IND CLOCK 160344
2025-03-12 06:56:28 [DEBUG] clck_gen.py:117 IND CLOCK 160446
2025-03-12 06:56:28 [DEBUG] clck_gen.py:117 IND CLOCK 160548
2025-03-12 06:56:28 [DEBUG] clck_gen.py:117 IND CLOCK 160650
2025-03-12 06:56:29 [DEBUG] clck_gen.py:117 IND CLOCK 160752
2025-03-12 06:56:29 [DEBUG] clck_gen.py:117 IND CLOCK 160854
2025-03-12 06:56:30 [DEBUG] clck_gen.py:117 IND CLOCK 160956
2025-03-12 06:56:30 [DEBUG] clck_gen.py:117 IND CLOCK 161058
2025-03-12 06:56:31 [DEBUG] clck_gen.py:117 IND CLOCK 161160
2025-03-12 06:56:31 [DEBUG] clck_gen.py:117 IND CLOCK 161262
2025-03-12 06:56:32 [DEBUG] clck_gen.py:117 IND CLOCK 161364
2025-03-12 06:56:32 [DEBUG] clck_gen.py:117 IND CLOCK 161466
2025-03-12 06:56:33 [DEBUG] clck_gen.py:117 IND CLOCK 161568
2025-03-12 06:56:33 [DEBUG] clck_gen.py:117 IND CLOCK 161670
2025-03-12 06:56:34 [DEBUG] clck_gen.py:117 IND CLOCK 161772
2025-03-12 06:56:34 [DEBUG] clck_gen.py:117 IND CLOCK 161874
2025-03-12 06:56:35 [DEBUG] clck_gen.py:117 IND CLOCK 161976
2025-03-12 06:56:35 [DEBUG] clck_gen.py:117 IND CLOCK 162078
2025-03-12 06:56:36 [DEBUG] clck_gen.py:117 IND CLOCK 162180
2025-03-12 06:56:36 [DEBUG] clck_gen.py:117 IND CLOCK 162282
2025-03-12 06:56:36 [DEBUG] clck_gen.py:117 IND CLOCK 162384
2025-03-12 06:56:37 [DEBUG] clck_gen.py:117 IND CLOCK 162486
2025-03-12 06:56:37 [DEBUG] clck_gen.py:117 IND CLOCK 162588
2025-03-12 06:56:38 [DEBUG] clck_gen.py:117 IND CLOCK 162690
2025-03-12 06:56:38 [DEBUG] clck_gen.py:117 IND CLOCK 162792
2025-03-12 06:56:39 [DEBUG] clck_gen.py:117 IND CLOCK 162894
2025-03-12 06:56:39 [DEBUG] clck_gen.py:117 IND CLOCK 162996
2025-03-12 06:56:40 [DEBUG] clck_gen.py:117 IND CLOCK 163098
2025-03-12 06:56:40 [DEBUG] clck_gen.py:117 IND CLOCK 163200
2025-03-12 06:56:41 [DEBUG] clck_gen.py:117 IND CLOCK 163302
2025-03-12 06:56:41 [DEBUG] clck_gen.py:117 IND CLOCK 163404
2025-03-12 06:56:42 [DEBUG] clck_gen.py:117 IND CLOCK 163506
2025-03-12 06:56:42 [DEBUG] clck_gen.py:117 IND CLOCK 163608
2025-03-12 06:56:43 [DEBUG] clck_gen.py:117 IND CLOCK 163710
2025-03-12 06:56:43 [DEBUG] clck_gen.py:117 IND CLOCK 163812
2025-03-12 06:56:44 [DEBUG] clck_gen.py:117 IND CLOCK 163914
2025-03-12 06:56:44 [DEBUG] clck_gen.py:117 IND CLOCK 164016
2025-03-12 06:56:44 [DEBUG] clck_gen.py:117 IND CLOCK 164118
2025-03-12 06:56:45 [DEBUG] clck_gen.py:117 IND CLOCK 164220
2025-03-12 06:56:45 [DEBUG] clck_gen.py:117 IND CLOCK 164322
2025-03-12 06:56:46 [DEBUG] clck_gen.py:117 IND CLOCK 164424
2025-03-12 06:56:46 [DEBUG] clck_gen.py:117 IND CLOCK 164526
2025-03-12 06:56:47 [DEBUG] clck_gen.py:117 IND CLOCK 164628
2025-03-12 06:56:47 [DEBUG] clck_gen.py:117 IND CLOCK 164730
2025-03-12 06:56:48 [DEBUG] clck_gen.py:117 IND CLOCK 164832
2025-03-12 06:56:48 [DEBUG] clck_gen.py:117 IND CLOCK 164934
2025-03-12 06:56:49 [DEBUG] clck_gen.py:117 IND CLOCK 165036
2025-03-12 06:56:49 [DEBUG] clck_gen.py:117 IND CLOCK 165138
2025-03-12 06:56:50 [DEBUG] clck_gen.py:117 IND CLOCK 165240
2025-03-12 06:56:50 [DEBUG] clck_gen.py:117 IND CLOCK 165342
2025-03-12 06:56:51 [DEBUG] clck_gen.py:117 IND CLOCK 165444
2025-03-12 06:56:51 [DEBUG] clck_gen.py:117 IND CLOCK 165546
2025-03-12 06:56:52 [DEBUG] clck_gen.py:117 IND CLOCK 165648
2025-03-12 06:56:52 [DEBUG] clck_gen.py:117 IND CLOCK 165750
2025-03-12 06:56:52 [DEBUG] clck_gen.py:117 IND CLOCK 165852
2025-03-12 06:56:53 [DEBUG] clck_gen.py:117 IND CLOCK 165954
2025-03-12 06:56:53 [DEBUG] clck_gen.py:117 IND CLOCK 166056
2025-03-12 06:56:54 [DEBUG] clck_gen.py:117 IND CLOCK 166158
2025-03-12 06:56:54 [DEBUG] clck_gen.py:117 IND CLOCK 166260
2025-03-12 06:56:55 [DEBUG] clck_gen.py:117 IND CLOCK 166362
2025-03-12 06:56:55 [DEBUG] clck_gen.py:117 IND CLOCK 166464
2025-03-12 06:56:56 [DEBUG] clck_gen.py:117 IND CLOCK 166566
2025-03-12 06:56:56 [DEBUG] clck_gen.py:117 IND CLOCK 166668
2025-03-12 06:56:57 [DEBUG] clck_gen.py:117 IND CLOCK 166770
2025-03-12 06:56:57 [DEBUG] clck_gen.py:117 IND CLOCK 166872
2025-03-12 06:56:58 [DEBUG] clck_gen.py:117 IND CLOCK 166974
2025-03-12 06:56:58 [DEBUG] clck_gen.py:117 IND CLOCK 167076
2025-03-12 06:56:59 [DEBUG] clck_gen.py:117 IND CLOCK 167178
2025-03-12 06:56:59 [DEBUG] clck_gen.py:117 IND CLOCK 167280
2025-03-12 06:57:00 [DEBUG] clck_gen.py:117 IND CLOCK 167382
2025-03-12 06:57:00 [DEBUG] clck_gen.py:117 IND CLOCK 167484
2025-03-12 06:57:00 [DEBUG] clck_gen.py:117 IND CLOCK 167586
2025-03-12 06:57:01 [DEBUG] clck_gen.py:117 IND CLOCK 167688
2025-03-12 06:57:01 [DEBUG] clck_gen.py:117 IND CLOCK 167790
2025-03-12 06:57:02 [DEBUG] clck_gen.py:117 IND CLOCK 167892
2025-03-12 06:57:02 [DEBUG] clck_gen.py:117 IND CLOCK 167994
2025-03-12 06:57:03 [DEBUG] clck_gen.py:117 IND CLOCK 168096
2025-03-12 06:57:03 [DEBUG] clck_gen.py:117 IND CLOCK 168198
2025-03-12 06:57:04 [DEBUG] clck_gen.py:117 IND CLOCK 168300
2025-03-12 06:57:04 [DEBUG] clck_gen.py:117 IND CLOCK 168402
2025-03-12 06:57:05 [DEBUG] clck_gen.py:117 IND CLOCK 168504
2025-03-12 06:57:05 [DEBUG] clck_gen.py:117 IND CLOCK 168606
2025-03-12 06:57:06 [DEBUG] clck_gen.py:117 IND CLOCK 168708
2025-03-12 06:57:06 [DEBUG] clck_gen.py:117 IND CLOCK 168810
2025-03-12 06:57:07 [DEBUG] clck_gen.py:117 IND CLOCK 168912
2025-03-12 06:57:07 [DEBUG] clck_gen.py:117 IND CLOCK 169014
2025-03-12 06:57:08 [DEBUG] clck_gen.py:117 IND CLOCK 169116
2025-03-12 06:57:08 [DEBUG] clck_gen.py:117 IND CLOCK 169218
2025-03-12 06:57:08 [DEBUG] clck_gen.py:117 IND CLOCK 169320
2025-03-12 06:57:09 [DEBUG] clck_gen.py:117 IND CLOCK 169422
2025-03-12 06:57:09 [DEBUG] clck_gen.py:117 IND CLOCK 169524
2025-03-12 06:57:10 [DEBUG] clck_gen.py:117 IND CLOCK 169626
2025-03-12 06:57:10 [DEBUG] clck_gen.py:117 IND CLOCK 169728
2025-03-12 06:57:11 [DEBUG] clck_gen.py:117 IND CLOCK 169830
2025-03-12 06:57:11 [DEBUG] clck_gen.py:117 IND CLOCK 169932
2025-03-12 06:57:12 [DEBUG] clck_gen.py:117 IND CLOCK 170034
2025-03-12 06:57:12 [DEBUG] clck_gen.py:117 IND CLOCK 170136
2025-03-12 06:57:13 [DEBUG] clck_gen.py:117 IND CLOCK 170238
2025-03-12 06:57:13 [DEBUG] clck_gen.py:117 IND CLOCK 170340
2025-03-12 06:57:14 [DEBUG] clck_gen.py:117 IND CLOCK 170442
2025-03-12 06:57:14 [DEBUG] clck_gen.py:117 IND CLOCK 170544
2025-03-12 06:57:15 [DEBUG] clck_gen.py:117 IND CLOCK 170646
2025-03-12 06:57:15 [DEBUG] clck_gen.py:117 IND CLOCK 170748
2025-03-12 06:57:16 [DEBUG] clck_gen.py:117 IND CLOCK 170850
2025-03-12 06:57:16 [DEBUG] clck_gen.py:117 IND CLOCK 170952
2025-03-12 06:57:16 [DEBUG] clck_gen.py:117 IND CLOCK 171054
2025-03-12 06:57:17 [DEBUG] clck_gen.py:117 IND CLOCK 171156
2025-03-12 06:57:17 [DEBUG] clck_gen.py:117 IND CLOCK 171258
2025-03-12 06:57:18 [DEBUG] clck_gen.py:117 IND CLOCK 171360
2025-03-12 06:57:18 [DEBUG] clck_gen.py:117 IND CLOCK 171462
2025-03-12 06:57:19 [DEBUG] clck_gen.py:117 IND CLOCK 171564
2025-03-12 06:57:19 [DEBUG] clck_gen.py:117 IND CLOCK 171666
2025-03-12 06:57:20 [DEBUG] clck_gen.py:117 IND CLOCK 171768
2025-03-12 06:57:20 [DEBUG] clck_gen.py:117 IND CLOCK 171870
2025-03-12 06:57:21 [DEBUG] clck_gen.py:117 IND CLOCK 171972
2025-03-12 06:57:21 [DEBUG] clck_gen.py:117 IND CLOCK 172074
2025-03-12 06:57:22 [DEBUG] clck_gen.py:117 IND CLOCK 172176
2025-03-12 06:57:22 [DEBUG] clck_gen.py:117 IND CLOCK 172278
2025-03-12 06:57:23 [DEBUG] clck_gen.py:117 IND CLOCK 172380
2025-03-12 06:57:23 [DEBUG] clck_gen.py:117 IND CLOCK 172482
2025-03-12 06:57:24 [DEBUG] clck_gen.py:117 IND CLOCK 172584
2025-03-12 06:57:24 [DEBUG] clck_gen.py:117 IND CLOCK 172686
2025-03-12 06:57:24 [DEBUG] clck_gen.py:117 IND CLOCK 172788
2025-03-12 06:57:25 [DEBUG] clck_gen.py:117 IND CLOCK 172890
2025-03-12 06:57:25 [DEBUG] clck_gen.py:117 IND CLOCK 172992
2025-03-12 06:57:26 [DEBUG] clck_gen.py:117 IND CLOCK 173094
2025-03-12 06:57:26 [DEBUG] clck_gen.py:117 IND CLOCK 173196
2025-03-12 06:57:27 [DEBUG] clck_gen.py:117 IND CLOCK 173298
2025-03-12 06:57:27 [DEBUG] clck_gen.py:117 IND CLOCK 173400
2025-03-12 06:57:28 [DEBUG] clck_gen.py:117 IND CLOCK 173502
2025-03-12 06:57:28 [DEBUG] clck_gen.py:117 IND CLOCK 173604
2025-03-12 06:57:29 [DEBUG] clck_gen.py:117 IND CLOCK 173706
2025-03-12 06:57:29 [DEBUG] clck_gen.py:117 IND CLOCK 173808
2025-03-12 06:57:30 [DEBUG] clck_gen.py:117 IND CLOCK 173910
2025-03-12 06:57:30 [DEBUG] clck_gen.py:117 IND CLOCK 174012
2025-03-12 06:57:31 [DEBUG] clck_gen.py:117 IND CLOCK 174114
2025-03-12 06:57:31 [DEBUG] clck_gen.py:117 IND CLOCK 174216
2025-03-12 06:57:32 [DEBUG] clck_gen.py:117 IND CLOCK 174318
2025-03-12 06:57:32 [DEBUG] clck_gen.py:117 IND CLOCK 174420
2025-03-12 06:57:32 [DEBUG] clck_gen.py:117 IND CLOCK 174522
2025-03-12 06:57:33 [DEBUG] clck_gen.py:117 IND CLOCK 174624
2025-03-12 06:57:33 [DEBUG] clck_gen.py:117 IND CLOCK 174726
2025-03-12 06:57:34 [DEBUG] clck_gen.py:117 IND CLOCK 174828
2025-03-12 06:57:34 [DEBUG] clck_gen.py:117 IND CLOCK 174930
2025-03-12 06:57:35 [DEBUG] clck_gen.py:117 IND CLOCK 175032
2025-03-12 06:57:35 [DEBUG] clck_gen.py:117 IND CLOCK 175134
2025-03-12 06:57:36 [DEBUG] clck_gen.py:117 IND CLOCK 175236
2025-03-12 06:57:36 [DEBUG] clck_gen.py:117 IND CLOCK 175338
2025-03-12 06:57:37 [DEBUG] clck_gen.py:117 IND CLOCK 175440
2025-03-12 06:57:37 [DEBUG] clck_gen.py:117 IND CLOCK 175542
2025-03-12 06:57:38 [DEBUG] clck_gen.py:117 IND CLOCK 175644
2025-03-12 06:57:38 [DEBUG] clck_gen.py:117 IND CLOCK 175746
2025-03-12 06:57:39 [DEBUG] clck_gen.py:117 IND CLOCK 175848
2025-03-12 06:57:39 [DEBUG] clck_gen.py:117 IND CLOCK 175950
2025-03-12 06:57:40 [DEBUG] clck_gen.py:117 IND CLOCK 176052
2025-03-12 06:57:40 [DEBUG] clck_gen.py:117 IND CLOCK 176154
2025-03-12 06:57:40 [DEBUG] clck_gen.py:117 IND CLOCK 176256
2025-03-12 06:57:41 [DEBUG] clck_gen.py:117 IND CLOCK 176358
2025-03-12 06:57:41 [DEBUG] clck_gen.py:117 IND CLOCK 176460
2025-03-12 06:57:42 [DEBUG] clck_gen.py:117 IND CLOCK 176562
2025-03-12 06:57:42 [DEBUG] clck_gen.py:117 IND CLOCK 176664
2025-03-12 06:57:43 [DEBUG] clck_gen.py:117 IND CLOCK 176766
2025-03-12 06:57:43 [DEBUG] clck_gen.py:117 IND CLOCK 176868
2025-03-12 06:57:44 [DEBUG] clck_gen.py:117 IND CLOCK 176970
2025-03-12 06:57:44 [DEBUG] clck_gen.py:117 IND CLOCK 177072
2025-03-12 06:57:45 [DEBUG] clck_gen.py:117 IND CLOCK 177174
2025-03-12 06:57:45 [DEBUG] clck_gen.py:117 IND CLOCK 177276
2025-03-12 06:57:46 [DEBUG] clck_gen.py:117 IND CLOCK 177378
2025-03-12 06:57:46 [DEBUG] clck_gen.py:117 IND CLOCK 177480
2025-03-12 06:57:47 [DEBUG] clck_gen.py:117 IND CLOCK 177582
2025-03-12 06:57:47 [DEBUG] clck_gen.py:117 IND CLOCK 177684
2025-03-12 06:57:48 [DEBUG] clck_gen.py:117 IND CLOCK 177786
2025-03-12 06:57:48 [DEBUG] clck_gen.py:117 IND CLOCK 177888
2025-03-12 06:57:48 [DEBUG] clck_gen.py:117 IND CLOCK 177990
2025-03-12 06:57:49 [DEBUG] clck_gen.py:117 IND CLOCK 178092
2025-03-12 06:57:49 [DEBUG] clck_gen.py:117 IND CLOCK 178194
2025-03-12 06:57:50 [DEBUG] clck_gen.py:117 IND CLOCK 178296
2025-03-12 06:57:50 [DEBUG] clck_gen.py:117 IND CLOCK 178398
2025-03-12 06:57:51 [DEBUG] clck_gen.py:117 IND CLOCK 178500
2025-03-12 06:57:51 [DEBUG] clck_gen.py:117 IND CLOCK 178602
2025-03-12 06:57:52 [DEBUG] clck_gen.py:117 IND CLOCK 178704
2025-03-12 06:57:52 [DEBUG] clck_gen.py:117 IND CLOCK 178806
2025-03-12 06:57:53 [DEBUG] clck_gen.py:117 IND CLOCK 178908
2025-03-12 06:57:53 [DEBUG] clck_gen.py:117 IND CLOCK 179010
2025-03-12 06:57:54 [DEBUG] clck_gen.py:117 IND CLOCK 179112
2025-03-12 06:57:54 [DEBUG] clck_gen.py:117 IND CLOCK 179214
2025-03-12 06:57:55 [DEBUG] clck_gen.py:117 IND CLOCK 179316
2025-03-12 06:57:55 [DEBUG] clck_gen.py:117 IND CLOCK 179418
2025-03-12 06:57:56 [DEBUG] clck_gen.py:117 IND CLOCK 179520
2025-03-12 06:57:56 [DEBUG] clck_gen.py:117 IND CLOCK 179622
2025-03-12 06:57:56 [DEBUG] clck_gen.py:117 IND CLOCK 179724
2025-03-12 06:57:57 [DEBUG] clck_gen.py:117 IND CLOCK 179826
2025-03-12 06:57:57 [DEBUG] clck_gen.py:117 IND CLOCK 179928
2025-03-12 06:57:58 [DEBUG] clck_gen.py:117 IND CLOCK 180030
2025-03-12 06:57:58 [DEBUG] clck_gen.py:117 IND CLOCK 180132
2025-03-12 06:57:59 [DEBUG] clck_gen.py:117 IND CLOCK 180234
2025-03-12 06:57:59 [DEBUG] clck_gen.py:117 IND CLOCK 180336
2025-03-12 06:58:00 [DEBUG] clck_gen.py:117 IND CLOCK 180438
2025-03-12 06:58:00 [DEBUG] clck_gen.py:117 IND CLOCK 180540
2025-03-12 06:58:01 [DEBUG] clck_gen.py:117 IND CLOCK 180642
2025-03-12 06:58:01 [DEBUG] clck_gen.py:117 IND CLOCK 180744
2025-03-12 06:58:02 [DEBUG] clck_gen.py:117 IND CLOCK 180846
2025-03-12 06:58:02 [DEBUG] clck_gen.py:117 IND CLOCK 180948
2025-03-12 06:58:03 [DEBUG] clck_gen.py:117 IND CLOCK 181050
2025-03-12 06:58:03 [DEBUG] clck_gen.py:117 IND CLOCK 181152
2025-03-12 06:58:04 [DEBUG] clck_gen.py:117 IND CLOCK 181254
2025-03-12 06:58:04 [DEBUG] clck_gen.py:117 IND CLOCK 181356
2025-03-12 06:58:04 [DEBUG] clck_gen.py:117 IND CLOCK 181458
2025-03-12 06:58:05 [DEBUG] clck_gen.py:117 IND CLOCK 181560
2025-03-12 06:58:05 [DEBUG] clck_gen.py:117 IND CLOCK 181662
2025-03-12 06:58:06 [DEBUG] clck_gen.py:117 IND CLOCK 181764
2025-03-12 06:58:06 [DEBUG] clck_gen.py:117 IND CLOCK 181866
2025-03-12 06:58:07 [DEBUG] clck_gen.py:117 IND CLOCK 181968
2025-03-12 06:58:07 [DEBUG] clck_gen.py:117 IND CLOCK 182070
2025-03-12 06:58:08 [DEBUG] clck_gen.py:117 IND CLOCK 182172
2025-03-12 06:58:08 [DEBUG] clck_gen.py:117 IND CLOCK 182274
2025-03-12 06:58:09 [DEBUG] clck_gen.py:117 IND CLOCK 182376
2025-03-12 06:58:09 [DEBUG] clck_gen.py:117 IND CLOCK 182478
2025-03-12 06:58:10 [DEBUG] clck_gen.py:117 IND CLOCK 182580
2025-03-12 06:58:10 [DEBUG] clck_gen.py:117 IND CLOCK 182682
2025-03-12 06:58:11 [DEBUG] clck_gen.py:117 IND CLOCK 182784
2025-03-12 06:58:11 [DEBUG] clck_gen.py:117 IND CLOCK 182886
2025-03-12 06:58:12 [DEBUG] clck_gen.py:117 IND CLOCK 182988
2025-03-12 06:58:12 [DEBUG] clck_gen.py:117 IND CLOCK 183090
2025-03-12 06:58:12 [DEBUG] clck_gen.py:117 IND CLOCK 183192
2025-03-12 06:58:13 [DEBUG] clck_gen.py:117 IND CLOCK 183294
2025-03-12 06:58:13 [DEBUG] clck_gen.py:117 IND CLOCK 183396
2025-03-12 06:58:14 [DEBUG] clck_gen.py:117 IND CLOCK 183498
2025-03-12 06:58:14 [DEBUG] clck_gen.py:117 IND CLOCK 183600
2025-03-12 06:58:15 [DEBUG] clck_gen.py:117 IND CLOCK 183702
2025-03-12 06:58:15 [DEBUG] clck_gen.py:117 IND CLOCK 183804
2025-03-12 06:58:16 [DEBUG] clck_gen.py:117 IND CLOCK 183906
2025-03-12 06:58:16 [DEBUG] clck_gen.py:117 IND CLOCK 184008
2025-03-12 06:58:17 [DEBUG] clck_gen.py:117 IND CLOCK 184110
2025-03-12 06:58:17 [DEBUG] clck_gen.py:117 IND CLOCK 184212
2025-03-12 06:58:18 [DEBUG] clck_gen.py:117 IND CLOCK 184314
2025-03-12 06:58:18 [DEBUG] clck_gen.py:117 IND CLOCK 184416
2025-03-12 06:58:19 [DEBUG] clck_gen.py:117 IND CLOCK 184518
2025-03-12 06:58:19 [DEBUG] clck_gen.py:117 IND CLOCK 184620
2025-03-12 06:58:20 [DEBUG] clck_gen.py:117 IND CLOCK 184722
2025-03-12 06:58:20 [DEBUG] clck_gen.py:117 IND CLOCK 184824
2025-03-12 06:58:20 [DEBUG] clck_gen.py:117 IND CLOCK 184926
2025-03-12 06:58:21 [DEBUG] clck_gen.py:117 IND CLOCK 185028
2025-03-12 06:58:21 [DEBUG] clck_gen.py:117 IND CLOCK 185130
2025-03-12 06:58:22 [DEBUG] clck_gen.py:117 IND CLOCK 185232
2025-03-12 06:58:22 [DEBUG] clck_gen.py:117 IND CLOCK 185334
2025-03-12 06:58:23 [DEBUG] clck_gen.py:117 IND CLOCK 185436
2025-03-12 06:58:23 [DEBUG] clck_gen.py:117 IND CLOCK 185538
2025-03-12 06:58:24 [DEBUG] clck_gen.py:117 IND CLOCK 185640
2025-03-12 06:58:24 [DEBUG] clck_gen.py:117 IND CLOCK 185742
2025-03-12 06:58:25 [DEBUG] clck_gen.py:117 IND CLOCK 185844
2025-03-12 06:58:25 [DEBUG] clck_gen.py:117 IND CLOCK 185946
2025-03-12 06:58:26 [DEBUG] clck_gen.py:117 IND CLOCK 186048
2025-03-12 06:58:26 [DEBUG] clck_gen.py:117 IND CLOCK 186150
2025-03-12 06:58:27 [DEBUG] clck_gen.py:117 IND CLOCK 186252
2025-03-12 06:58:27 [DEBUG] clck_gen.py:117 IND CLOCK 186354
2025-03-12 06:58:28 [DEBUG] clck_gen.py:117 IND CLOCK 186456
2025-03-12 06:58:28 [DEBUG] clck_gen.py:117 IND CLOCK 186558
2025-03-12 06:58:28 [DEBUG] clck_gen.py:117 IND CLOCK 186660
2025-03-12 06:58:29 [DEBUG] clck_gen.py:117 IND CLOCK 186762
2025-03-12 06:58:29 [DEBUG] clck_gen.py:117 IND CLOCK 186864
2025-03-12 06:58:30 [DEBUG] clck_gen.py:117 IND CLOCK 186966
2025-03-12 06:58:30 [DEBUG] clck_gen.py:117 IND CLOCK 187068
2025-03-12 06:58:31 [DEBUG] clck_gen.py:117 IND CLOCK 187170
2025-03-12 06:58:31 [DEBUG] clck_gen.py:117 IND CLOCK 187272
2025-03-12 06:58:32 [DEBUG] clck_gen.py:117 IND CLOCK 187374
2025-03-12 06:58:32 [DEBUG] clck_gen.py:117 IND CLOCK 187476
2025-03-12 06:58:33 [DEBUG] clck_gen.py:117 IND CLOCK 187578
2025-03-12 06:58:33 [DEBUG] clck_gen.py:117 IND CLOCK 187680
2025-03-12 06:58:34 [DEBUG] clck_gen.py:117 IND CLOCK 187782
2025-03-12 06:58:34 [DEBUG] clck_gen.py:117 IND CLOCK 187884
2025-03-12 06:58:35 [DEBUG] clck_gen.py:117 IND CLOCK 187986
2025-03-12 06:58:35 [DEBUG] clck_gen.py:117 IND CLOCK 188088
2025-03-12 06:58:36 [DEBUG] clck_gen.py:117 IND CLOCK 188190
2025-03-12 06:58:36 [DEBUG] clck_gen.py:117 IND CLOCK 188292
2025-03-12 06:58:36 [DEBUG] clck_gen.py:117 IND CLOCK 188394
2025-03-12 06:58:37 [DEBUG] clck_gen.py:117 IND CLOCK 188496
2025-03-12 06:58:37 [DEBUG] clck_gen.py:117 IND CLOCK 188598
2025-03-12 06:58:38 [DEBUG] clck_gen.py:117 IND CLOCK 188700
2025-03-12 06:58:38 [DEBUG] clck_gen.py:117 IND CLOCK 188802
2025-03-12 06:58:39 [DEBUG] clck_gen.py:117 IND CLOCK 188904
2025-03-12 06:58:39 [DEBUG] clck_gen.py:117 IND CLOCK 189006
2025-03-12 06:58:40 [DEBUG] clck_gen.py:117 IND CLOCK 189108
2025-03-12 06:58:40 [DEBUG] clck_gen.py:117 IND CLOCK 189210
2025-03-12 06:58:41 [DEBUG] clck_gen.py:117 IND CLOCK 189312
2025-03-12 06:58:41 [DEBUG] clck_gen.py:117 IND CLOCK 189414
2025-03-12 06:58:42 [DEBUG] clck_gen.py:117 IND CLOCK 189516
2025-03-12 06:58:42 [DEBUG] clck_gen.py:117 IND CLOCK 189618
2025-03-12 06:58:43 [DEBUG] clck_gen.py:117 IND CLOCK 189720
2025-03-12 06:58:43 [DEBUG] clck_gen.py:117 IND CLOCK 189822
2025-03-12 06:58:44 [DEBUG] clck_gen.py:117 IND CLOCK 189924
2025-03-12 06:58:44 [DEBUG] clck_gen.py:117 IND CLOCK 190026
2025-03-12 06:58:44 [DEBUG] clck_gen.py:117 IND CLOCK 190128
2025-03-12 06:58:45 [DEBUG] clck_gen.py:117 IND CLOCK 190230
2025-03-12 06:58:45 [DEBUG] clck_gen.py:117 IND CLOCK 190332
2025-03-12 06:58:46 [DEBUG] clck_gen.py:117 IND CLOCK 190434
2025-03-12 06:58:46 [DEBUG] clck_gen.py:117 IND CLOCK 190536
2025-03-12 06:58:47 [DEBUG] clck_gen.py:117 IND CLOCK 190638
2025-03-12 06:58:47 [DEBUG] clck_gen.py:117 IND CLOCK 190740
2025-03-12 06:58:48 [DEBUG] clck_gen.py:117 IND CLOCK 190842
2025-03-12 06:58:48 [DEBUG] clck_gen.py:117 IND CLOCK 190944
2025-03-12 06:58:49 [DEBUG] clck_gen.py:117 IND CLOCK 191046
2025-03-12 06:58:49 [DEBUG] clck_gen.py:117 IND CLOCK 191148
2025-03-12 06:58:50 [DEBUG] clck_gen.py:117 IND CLOCK 191250
2025-03-12 06:58:50 [DEBUG] clck_gen.py:117 IND CLOCK 191352
2025-03-12 06:58:51 [DEBUG] clck_gen.py:117 IND CLOCK 191454
2025-03-12 06:58:51 [DEBUG] clck_gen.py:117 IND CLOCK 191556
2025-03-12 06:58:52 [DEBUG] clck_gen.py:117 IND CLOCK 191658
2025-03-12 06:58:52 [DEBUG] clck_gen.py:117 IND CLOCK 191760
2025-03-12 06:58:52 [DEBUG] clck_gen.py:117 IND CLOCK 191862
2025-03-12 06:58:53 [DEBUG] clck_gen.py:117 IND CLOCK 191964
2025-03-12 06:58:53 [DEBUG] clck_gen.py:117 IND CLOCK 192066
2025-03-12 06:58:54 [DEBUG] clck_gen.py:117 IND CLOCK 192168
2025-03-12 06:58:54 [DEBUG] clck_gen.py:117 IND CLOCK 192270
2025-03-12 06:58:55 [DEBUG] clck_gen.py:117 IND CLOCK 192372
2025-03-12 06:58:55 [DEBUG] clck_gen.py:117 IND CLOCK 192474
2025-03-12 06:58:56 [DEBUG] clck_gen.py:117 IND CLOCK 192576
2025-03-12 06:58:56 [DEBUG] clck_gen.py:117 IND CLOCK 192678
2025-03-12 06:58:57 [DEBUG] clck_gen.py:117 IND CLOCK 192780
2025-03-12 06:58:57 [DEBUG] clck_gen.py:117 IND CLOCK 192882
2025-03-12 06:58:58 [DEBUG] clck_gen.py:117 IND CLOCK 192984
2025-03-12 06:58:58 [DEBUG] clck_gen.py:117 IND CLOCK 193086
2025-03-12 06:58:59 [DEBUG] clck_gen.py:117 IND CLOCK 193188
2025-03-12 06:58:59 [DEBUG] clck_gen.py:117 IND CLOCK 193290
2025-03-12 06:59:00 [DEBUG] clck_gen.py:117 IND CLOCK 193392
2025-03-12 06:59:00 [DEBUG] clck_gen.py:117 IND CLOCK 193494
2025-03-12 06:59:00 [DEBUG] clck_gen.py:117 IND CLOCK 193596
2025-03-12 06:59:01 [DEBUG] clck_gen.py:117 IND CLOCK 193698
2025-03-12 06:59:01 [DEBUG] clck_gen.py:117 IND CLOCK 193800
2025-03-12 06:59:02 [DEBUG] clck_gen.py:117 IND CLOCK 193902
2025-03-12 06:59:02 [DEBUG] clck_gen.py:117 IND CLOCK 194004
2025-03-12 06:59:03 [DEBUG] clck_gen.py:117 IND CLOCK 194106
2025-03-12 06:59:03 [DEBUG] clck_gen.py:117 IND CLOCK 194208
2025-03-12 06:59:04 [DEBUG] clck_gen.py:117 IND CLOCK 194310
2025-03-12 06:59:04 [DEBUG] clck_gen.py:117 IND CLOCK 194412
2025-03-12 06:59:05 [DEBUG] clck_gen.py:117 IND CLOCK 194514
2025-03-12 06:59:05 [DEBUG] clck_gen.py:117 IND CLOCK 194616
2025-03-12 06:59:06 [DEBUG] clck_gen.py:117 IND CLOCK 194718
2025-03-12 06:59:06 [DEBUG] clck_gen.py:117 IND CLOCK 194820
2025-03-12 06:59:07 [DEBUG] clck_gen.py:117 IND CLOCK 194922
2025-03-12 06:59:07 [DEBUG] clck_gen.py:117 IND CLOCK 195024
2025-03-12 06:59:08 [DEBUG] clck_gen.py:117 IND CLOCK 195126
2025-03-12 06:59:08 [DEBUG] clck_gen.py:117 IND CLOCK 195228
2025-03-12 06:59:08 [DEBUG] clck_gen.py:117 IND CLOCK 195330
2025-03-12 06:59:09 [DEBUG] clck_gen.py:117 IND CLOCK 195432
2025-03-12 06:59:09 [DEBUG] clck_gen.py:117 IND CLOCK 195534
2025-03-12 06:59:10 [DEBUG] clck_gen.py:117 IND CLOCK 195636
2025-03-12 06:59:10 [DEBUG] clck_gen.py:117 IND CLOCK 195738
2025-03-12 06:59:11 [DEBUG] clck_gen.py:117 IND CLOCK 195840
2025-03-12 06:59:11 [DEBUG] clck_gen.py:117 IND CLOCK 195942
2025-03-12 06:59:12 [DEBUG] clck_gen.py:117 IND CLOCK 196044
2025-03-12 06:59:12 [DEBUG] clck_gen.py:117 IND CLOCK 196146
2025-03-12 06:59:13 [DEBUG] clck_gen.py:117 IND CLOCK 196248
2025-03-12 06:59:13 [DEBUG] clck_gen.py:117 IND CLOCK 196350
2025-03-12 06:59:14 [DEBUG] clck_gen.py:117 IND CLOCK 196452
2025-03-12 06:59:14 [DEBUG] clck_gen.py:117 IND CLOCK 196554
2025-03-12 06:59:15 [DEBUG] clck_gen.py:117 IND CLOCK 196656
2025-03-12 06:59:15 [DEBUG] clck_gen.py:117 IND CLOCK 196758
2025-03-12 06:59:16 [DEBUG] clck_gen.py:117 IND CLOCK 196860
2025-03-12 06:59:16 [DEBUG] clck_gen.py:117 IND CLOCK 196962
2025-03-12 06:59:16 [DEBUG] clck_gen.py:117 IND CLOCK 197064
2025-03-12 06:59:17 [DEBUG] clck_gen.py:117 IND CLOCK 197166
2025-03-12 06:59:17 [DEBUG] clck_gen.py:117 IND CLOCK 197268
2025-03-12 06:59:18 [DEBUG] clck_gen.py:117 IND CLOCK 197370
2025-03-12 06:59:18 [DEBUG] clck_gen.py:117 IND CLOCK 197472
2025-03-12 06:59:19 [DEBUG] clck_gen.py:117 IND CLOCK 197574
2025-03-12 06:59:19 [DEBUG] clck_gen.py:117 IND CLOCK 197676
2025-03-12 06:59:20 [DEBUG] clck_gen.py:117 IND CLOCK 197778
2025-03-12 06:59:20 [DEBUG] clck_gen.py:117 IND CLOCK 197880
2025-03-12 06:59:21 [DEBUG] clck_gen.py:117 IND CLOCK 197982
2025-03-12 06:59:21 [DEBUG] clck_gen.py:117 IND CLOCK 198084
2025-03-12 06:59:22 [DEBUG] clck_gen.py:117 IND CLOCK 198186
2025-03-12 06:59:22 [DEBUG] clck_gen.py:117 IND CLOCK 198288
2025-03-12 06:59:23 [DEBUG] clck_gen.py:117 IND CLOCK 198390
2025-03-12 06:59:23 [DEBUG] clck_gen.py:117 IND CLOCK 198492
2025-03-12 06:59:24 [DEBUG] clck_gen.py:117 IND CLOCK 198594
2025-03-12 06:59:24 [DEBUG] clck_gen.py:117 IND CLOCK 198696
2025-03-12 06:59:24 [DEBUG] clck_gen.py:117 IND CLOCK 198798
2025-03-12 06:59:25 [DEBUG] clck_gen.py:117 IND CLOCK 198900
2025-03-12 06:59:25 [DEBUG] clck_gen.py:117 IND CLOCK 199002
2025-03-12 06:59:26 [DEBUG] clck_gen.py:117 IND CLOCK 199104
2025-03-12 06:59:26 [DEBUG] clck_gen.py:117 IND CLOCK 199206
2025-03-12 06:59:27 [DEBUG] clck_gen.py:117 IND CLOCK 199308
2025-03-12 06:59:27 [DEBUG] clck_gen.py:117 IND CLOCK 199410
2025-03-12 06:59:28 [DEBUG] clck_gen.py:117 IND CLOCK 199512
2025-03-12 06:59:28 [DEBUG] clck_gen.py:117 IND CLOCK 199614
2025-03-12 06:59:29 [DEBUG] clck_gen.py:117 IND CLOCK 199716
2025-03-12 06:59:29 [DEBUG] clck_gen.py:117 IND CLOCK 199818
2025-03-12 06:59:30 [DEBUG] clck_gen.py:117 IND CLOCK 199920
2025-03-12 06:59:30 [DEBUG] clck_gen.py:117 IND CLOCK 200022
2025-03-12 06:59:31 [DEBUG] clck_gen.py:117 IND CLOCK 200124
2025-03-12 06:59:31 [DEBUG] clck_gen.py:117 IND CLOCK 200226
2025-03-12 06:59:32 [DEBUG] clck_gen.py:117 IND CLOCK 200328
2025-03-12 06:59:32 [DEBUG] clck_gen.py:117 IND CLOCK 200430
2025-03-12 06:59:32 [DEBUG] clck_gen.py:117 IND CLOCK 200532
2025-03-12 06:59:33 [DEBUG] clck_gen.py:117 IND CLOCK 200634
2025-03-12 06:59:33 [DEBUG] clck_gen.py:117 IND CLOCK 200736
2025-03-12 06:59:34 [DEBUG] clck_gen.py:117 IND CLOCK 200838
2025-03-12 06:59:34 [DEBUG] clck_gen.py:117 IND CLOCK 200940
2025-03-12 06:59:35 [DEBUG] clck_gen.py:117 IND CLOCK 201042
2025-03-12 06:59:35 [DEBUG] clck_gen.py:117 IND CLOCK 201144
2025-03-12 06:59:36 [DEBUG] clck_gen.py:117 IND CLOCK 201246
2025-03-12 06:59:36 [DEBUG] clck_gen.py:117 IND CLOCK 201348
2025-03-12 06:59:37 [DEBUG] clck_gen.py:117 IND CLOCK 201450
2025-03-12 06:59:37 [DEBUG] clck_gen.py:117 IND CLOCK 201552
2025-03-12 06:59:38 [DEBUG] clck_gen.py:117 IND CLOCK 201654
2025-03-12 06:59:38 [DEBUG] clck_gen.py:117 IND CLOCK 201756
2025-03-12 06:59:39 [DEBUG] clck_gen.py:117 IND CLOCK 201858
2025-03-12 06:59:39 [DEBUG] clck_gen.py:117 IND CLOCK 201960
2025-03-12 06:59:40 [DEBUG] clck_gen.py:117 IND CLOCK 202062
2025-03-12 06:59:40 [DEBUG] clck_gen.py:117 IND CLOCK 202164
2025-03-12 06:59:40 [DEBUG] clck_gen.py:117 IND CLOCK 202266
2025-03-12 06:59:41 [DEBUG] clck_gen.py:117 IND CLOCK 202368
2025-03-12 06:59:41 [DEBUG] clck_gen.py:117 IND CLOCK 202470
2025-03-12 06:59:42 [DEBUG] clck_gen.py:117 IND CLOCK 202572
2025-03-12 06:59:42 [DEBUG] clck_gen.py:117 IND CLOCK 202674
2025-03-12 06:59:43 [DEBUG] clck_gen.py:117 IND CLOCK 202776
2025-03-12 06:59:43 [DEBUG] clck_gen.py:117 IND CLOCK 202878
2025-03-12 06:59:44 [DEBUG] clck_gen.py:117 IND CLOCK 202980
2025-03-12 06:59:44 [DEBUG] clck_gen.py:117 IND CLOCK 203082
2025-03-12 06:59:45 [DEBUG] clck_gen.py:117 IND CLOCK 203184
2025-03-12 06:59:45 [DEBUG] clck_gen.py:117 IND CLOCK 203286
2025-03-12 06:59:46 [DEBUG] clck_gen.py:117 IND CLOCK 203388
2025-03-12 06:59:46 [DEBUG] clck_gen.py:117 IND CLOCK 203490
2025-03-12 06:59:47 [DEBUG] clck_gen.py:117 IND CLOCK 203592
2025-03-12 06:59:47 [DEBUG] clck_gen.py:117 IND CLOCK 203694
2025-03-12 06:59:48 [DEBUG] clck_gen.py:117 IND CLOCK 203796
2025-03-12 06:59:48 [DEBUG] clck_gen.py:117 IND CLOCK 203898
2025-03-12 06:59:49 [DEBUG] clck_gen.py:117 IND CLOCK 204000
2025-03-12 06:59:49 [DEBUG] clck_gen.py:117 IND CLOCK 204102
2025-03-12 06:59:49 [DEBUG] clck_gen.py:117 IND CLOCK 204204
2025-03-12 06:59:50 [DEBUG] clck_gen.py:117 IND CLOCK 204306
2025-03-12 06:59:50 [DEBUG] clck_gen.py:117 IND CLOCK 204408
2025-03-12 06:59:51 [DEBUG] clck_gen.py:117 IND CLOCK 204510
2025-03-12 06:59:51 [DEBUG] clck_gen.py:117 IND CLOCK 204612
2025-03-12 06:59:52 [DEBUG] clck_gen.py:117 IND CLOCK 204714
2025-03-12 06:59:52 [DEBUG] clck_gen.py:117 IND CLOCK 204816
2025-03-12 06:59:53 [DEBUG] clck_gen.py:117 IND CLOCK 204918
2025-03-12 06:59:53 [DEBUG] clck_gen.py:117 IND CLOCK 205020
2025-03-12 06:59:54 [DEBUG] clck_gen.py:117 IND CLOCK 205122
2025-03-12 06:59:54 [DEBUG] clck_gen.py:117 IND CLOCK 205224
2025-03-12 06:59:55 [DEBUG] clck_gen.py:117 IND CLOCK 205326
2025-03-12 06:59:55 [DEBUG] clck_gen.py:117 IND CLOCK 205428
2025-03-12 06:59:56 [DEBUG] clck_gen.py:117 IND CLOCK 205530
2025-03-12 06:59:56 [DEBUG] clck_gen.py:117 IND CLOCK 205632
2025-03-12 06:59:57 [DEBUG] clck_gen.py:117 IND CLOCK 205734
2025-03-12 06:59:57 [DEBUG] clck_gen.py:117 IND CLOCK 205836
2025-03-12 06:59:57 [DEBUG] clck_gen.py:117 IND CLOCK 205938
2025-03-12 06:59:58 [DEBUG] clck_gen.py:117 IND CLOCK 206040
2025-03-12 06:59:58 [DEBUG] clck_gen.py:117 IND CLOCK 206142
2025-03-12 06:59:59 [DEBUG] clck_gen.py:117 IND CLOCK 206244
2025-03-12 06:59:59 [DEBUG] clck_gen.py:117 IND CLOCK 206346
2025-03-12 07:00:00 [DEBUG] clck_gen.py:117 IND CLOCK 206448
2025-03-12 07:00:00 [DEBUG] clck_gen.py:117 IND CLOCK 206550
2025-03-12 07:00:01 [DEBUG] clck_gen.py:117 IND CLOCK 206652
2025-03-12 07:00:01 [DEBUG] clck_gen.py:117 IND CLOCK 206754
2025-03-12 07:00:02 [DEBUG] clck_gen.py:117 IND CLOCK 206856
2025-03-12 07:00:02 [DEBUG] clck_gen.py:117 IND CLOCK 206958
2025-03-12 07:00:03 [DEBUG] clck_gen.py:117 IND CLOCK 207060
2025-03-12 07:00:03 [DEBUG] clck_gen.py:117 IND CLOCK 207162
2025-03-12 07:00:04 [DEBUG] clck_gen.py:117 IND CLOCK 207264
2025-03-12 07:00:04 [DEBUG] clck_gen.py:117 IND CLOCK 207366
2025-03-12 07:00:05 [DEBUG] clck_gen.py:117 IND CLOCK 207468
2025-03-12 07:00:05 [DEBUG] clck_gen.py:117 IND CLOCK 207570
2025-03-12 07:00:05 [DEBUG] clck_gen.py:117 IND CLOCK 207672
2025-03-12 07:00:06 [DEBUG] clck_gen.py:117 IND CLOCK 207774
2025-03-12 07:00:06 [DEBUG] clck_gen.py:117 IND CLOCK 207876
2025-03-12 07:00:07 [DEBUG] clck_gen.py:117 IND CLOCK 207978
2025-03-12 07:00:07 [DEBUG] clck_gen.py:117 IND CLOCK 208080
2025-03-12 07:00:08 [DEBUG] clck_gen.py:117 IND CLOCK 208182
2025-03-12 07:00:08 [DEBUG] clck_gen.py:117 IND CLOCK 208284
2025-03-12 07:00:09 [DEBUG] clck_gen.py:117 IND CLOCK 208386
2025-03-12 07:00:09 [DEBUG] clck_gen.py:117 IND CLOCK 208488
2025-03-12 07:00:10 [DEBUG] clck_gen.py:117 IND CLOCK 208590
2025-03-12 07:00:10 [DEBUG] clck_gen.py:117 IND CLOCK 208692
2025-03-12 07:00:11 [DEBUG] clck_gen.py:117 IND CLOCK 208794
2025-03-12 07:00:11 [DEBUG] clck_gen.py:117 IND CLOCK 208896
2025-03-12 07:00:12 [DEBUG] clck_gen.py:117 IND CLOCK 208998
2025-03-12 07:00:12 [DEBUG] clck_gen.py:117 IND CLOCK 209100
2025-03-12 07:00:13 [DEBUG] clck_gen.py:117 IND CLOCK 209202
2025-03-12 07:00:13 [DEBUG] clck_gen.py:117 IND CLOCK 209304
2025-03-12 07:00:13 [DEBUG] clck_gen.py:117 IND CLOCK 209406
2025-03-12 07:00:14 [DEBUG] clck_gen.py:117 IND CLOCK 209508
2025-03-12 07:00:14 [DEBUG] clck_gen.py:117 IND CLOCK 209610
2025-03-12 07:00:15 [DEBUG] clck_gen.py:117 IND CLOCK 209712
2025-03-12 07:00:15 [DEBUG] clck_gen.py:117 IND CLOCK 209814
2025-03-12 07:00:16 [DEBUG] clck_gen.py:117 IND CLOCK 209916
2025-03-12 07:00:16 [DEBUG] clck_gen.py:117 IND CLOCK 210018
2025-03-12 07:00:17 [DEBUG] clck_gen.py:117 IND CLOCK 210120
2025-03-12 07:00:17 [DEBUG] clck_gen.py:117 IND CLOCK 210222
2025-03-12 07:00:18 [DEBUG] clck_gen.py:117 IND CLOCK 210324
2025-03-12 07:00:18 [DEBUG] clck_gen.py:117 IND CLOCK 210426
2025-03-12 07:00:19 [DEBUG] clck_gen.py:117 IND CLOCK 210528
2025-03-12 07:00:19 [DEBUG] clck_gen.py:117 IND CLOCK 210630
2025-03-12 07:00:20 [DEBUG] clck_gen.py:117 IND CLOCK 210732
2025-03-12 07:00:20 [DEBUG] clck_gen.py:117 IND CLOCK 210834
2025-03-12 07:00:21 [DEBUG] clck_gen.py:117 IND CLOCK 210936
2025-03-12 07:00:21 [DEBUG] clck_gen.py:117 IND CLOCK 211038
2025-03-12 07:00:21 [DEBUG] clck_gen.py:117 IND CLOCK 211140
2025-03-12 07:00:22 [DEBUG] clck_gen.py:117 IND CLOCK 211242
2025-03-12 07:00:22 [DEBUG] clck_gen.py:117 IND CLOCK 211344
2025-03-12 07:00:23 [DEBUG] clck_gen.py:117 IND CLOCK 211446
2025-03-12 07:00:23 [DEBUG] clck_gen.py:117 IND CLOCK 211548
2025-03-12 07:00:24 [DEBUG] clck_gen.py:117 IND CLOCK 211650
2025-03-12 07:00:24 [DEBUG] clck_gen.py:117 IND CLOCK 211752
2025-03-12 07:00:25 [DEBUG] clck_gen.py:117 IND CLOCK 211854
2025-03-12 07:00:25 [DEBUG] clck_gen.py:117 IND CLOCK 211956
2025-03-12 07:00:26 [DEBUG] clck_gen.py:117 IND CLOCK 212058
2025-03-12 07:00:26 [DEBUG] clck_gen.py:117 IND CLOCK 212160
2025-03-12 07:00:27 [DEBUG] clck_gen.py:117 IND CLOCK 212262
2025-03-12 07:00:27 [DEBUG] clck_gen.py:117 IND CLOCK 212364
2025-03-12 07:00:28 [DEBUG] clck_gen.py:117 IND CLOCK 212466
2025-03-12 07:00:28 [DEBUG] clck_gen.py:117 IND CLOCK 212568
2025-03-12 07:00:29 [DEBUG] clck_gen.py:117 IND CLOCK 212670
2025-03-12 07:00:29 [DEBUG] clck_gen.py:117 IND CLOCK 212772
2025-03-12 07:00:29 [DEBUG] clck_gen.py:117 IND CLOCK 212874
2025-03-12 07:00:30 [DEBUG] clck_gen.py:117 IND CLOCK 212976
2025-03-12 07:00:30 [DEBUG] clck_gen.py:117 IND CLOCK 213078
2025-03-12 07:00:31 [DEBUG] clck_gen.py:117 IND CLOCK 213180
2025-03-12 07:00:31 [DEBUG] clck_gen.py:117 IND CLOCK 213282
2025-03-12 07:00:32 [DEBUG] clck_gen.py:117 IND CLOCK 213384
2025-03-12 07:00:32 [DEBUG] clck_gen.py:117 IND CLOCK 213486
2025-03-12 07:00:33 [DEBUG] clck_gen.py:117 IND CLOCK 213588
2025-03-12 07:00:33 [DEBUG] clck_gen.py:117 IND CLOCK 213690
2025-03-12 07:00:34 [DEBUG] clck_gen.py:117 IND CLOCK 213792
2025-03-12 07:00:34 [DEBUG] clck_gen.py:117 IND CLOCK 213894
2025-03-12 07:00:35 [DEBUG] clck_gen.py:117 IND CLOCK 213996
2025-03-12 07:00:35 [DEBUG] clck_gen.py:117 IND CLOCK 214098
2025-03-12 07:00:36 [DEBUG] clck_gen.py:117 IND CLOCK 214200
2025-03-12 07:00:36 [DEBUG] clck_gen.py:117 IND CLOCK 214302
2025-03-12 07:00:37 [DEBUG] clck_gen.py:117 IND CLOCK 214404
2025-03-12 07:00:37 [DEBUG] clck_gen.py:117 IND CLOCK 214506
2025-03-12 07:00:37 [DEBUG] clck_gen.py:117 IND CLOCK 214608
2025-03-12 07:00:38 [DEBUG] clck_gen.py:117 IND CLOCK 214710
2025-03-12 07:00:38 [DEBUG] clck_gen.py:117 IND CLOCK 214812
2025-03-12 07:00:39 [DEBUG] clck_gen.py:117 IND CLOCK 214914
2025-03-12 07:00:39 [DEBUG] clck_gen.py:117 IND CLOCK 215016
2025-03-12 07:00:40 [DEBUG] clck_gen.py:117 IND CLOCK 215118
2025-03-12 07:00:40 [DEBUG] clck_gen.py:117 IND CLOCK 215220
2025-03-12 07:00:41 [DEBUG] clck_gen.py:117 IND CLOCK 215322
2025-03-12 07:00:41 [DEBUG] clck_gen.py:117 IND CLOCK 215424
2025-03-12 07:00:42 [DEBUG] clck_gen.py:117 IND CLOCK 215526
2025-03-12 07:00:42 [DEBUG] clck_gen.py:117 IND CLOCK 215628
2025-03-12 07:00:43 [DEBUG] clck_gen.py:117 IND CLOCK 215730
2025-03-12 07:00:43 [DEBUG] clck_gen.py:117 IND CLOCK 215832
2025-03-12 07:00:44 [DEBUG] clck_gen.py:117 IND CLOCK 215934
2025-03-12 07:00:44 [DEBUG] clck_gen.py:117 IND CLOCK 216036
2025-03-12 07:00:45 [DEBUG] clck_gen.py:117 IND CLOCK 216138
2025-03-12 07:00:45 [DEBUG] clck_gen.py:117 IND CLOCK 216240
2025-03-12 07:00:45 [DEBUG] clck_gen.py:117 IND CLOCK 216342
2025-03-12 07:00:46 [DEBUG] clck_gen.py:117 IND CLOCK 216444
2025-03-12 07:00:46 [DEBUG] clck_gen.py:117 IND CLOCK 216546
2025-03-12 07:00:47 [DEBUG] clck_gen.py:117 IND CLOCK 216648
2025-03-12 07:00:47 [DEBUG] clck_gen.py:117 IND CLOCK 216750
2025-03-12 07:00:48 [DEBUG] clck_gen.py:117 IND CLOCK 216852
2025-03-12 07:00:48 [DEBUG] clck_gen.py:117 IND CLOCK 216954
2025-03-12 07:00:49 [DEBUG] clck_gen.py:117 IND CLOCK 217056
2025-03-12 07:00:49 [DEBUG] clck_gen.py:117 IND CLOCK 217158
2025-03-12 07:00:50 [DEBUG] clck_gen.py:117 IND CLOCK 217260
2025-03-12 07:00:50 [DEBUG] clck_gen.py:117 IND CLOCK 217362
2025-03-12 07:00:51 [DEBUG] clck_gen.py:117 IND CLOCK 217464
2025-03-12 07:00:51 [DEBUG] clck_gen.py:117 IND CLOCK 217566
2025-03-12 07:00:52 [DEBUG] clck_gen.py:117 IND CLOCK 217668
2025-03-12 07:00:52 [DEBUG] clck_gen.py:117 IND CLOCK 217770
2025-03-12 07:00:53 [DEBUG] clck_gen.py:117 IND CLOCK 217872
2025-03-12 07:00:53 [DEBUG] clck_gen.py:117 IND CLOCK 217974
2025-03-12 07:00:53 [DEBUG] clck_gen.py:117 IND CLOCK 218076
2025-03-12 07:00:54 [DEBUG] clck_gen.py:117 IND CLOCK 218178
2025-03-12 07:00:54 [DEBUG] clck_gen.py:117 IND CLOCK 218280
2025-03-12 07:00:55 [DEBUG] clck_gen.py:117 IND CLOCK 218382
2025-03-12 07:00:55 [DEBUG] clck_gen.py:117 IND CLOCK 218484
2025-03-12 07:00:56 [DEBUG] clck_gen.py:117 IND CLOCK 218586
2025-03-12 07:00:56 [DEBUG] clck_gen.py:117 IND CLOCK 218688
2025-03-12 07:00:57 [DEBUG] clck_gen.py:117 IND CLOCK 218790
2025-03-12 07:00:57 [DEBUG] clck_gen.py:117 IND CLOCK 218892
2025-03-12 07:00:58 [DEBUG] clck_gen.py:117 IND CLOCK 218994
2025-03-12 07:00:58 [DEBUG] clck_gen.py:117 IND CLOCK 219096
2025-03-12 07:00:59 [DEBUG] clck_gen.py:117 IND CLOCK 219198
2025-03-12 07:00:59 [DEBUG] clck_gen.py:117 IND CLOCK 219300
2025-03-12 07:01:00 [DEBUG] clck_gen.py:117 IND CLOCK 219402
2025-03-12 07:01:00 [DEBUG] clck_gen.py:117 IND CLOCK 219504
2025-03-12 07:01:01 [DEBUG] clck_gen.py:117 IND CLOCK 219606
2025-03-12 07:01:01 [DEBUG] clck_gen.py:117 IND CLOCK 219708
2025-03-12 07:01:01 [DEBUG] clck_gen.py:117 IND CLOCK 219810
2025-03-12 07:01:02 [DEBUG] clck_gen.py:117 IND CLOCK 219912
2025-03-12 07:01:02 [DEBUG] clck_gen.py:117 IND CLOCK 220014
2025-03-12 07:01:03 [DEBUG] clck_gen.py:117 IND CLOCK 220116
2025-03-12 07:01:03 [DEBUG] clck_gen.py:117 IND CLOCK 220218
2025-03-12 07:01:04 [DEBUG] clck_gen.py:117 IND CLOCK 220320
2025-03-12 07:01:04 [DEBUG] clck_gen.py:117 IND CLOCK 220422
2025-03-12 07:01:05 [DEBUG] clck_gen.py:117 IND CLOCK 220524
2025-03-12 07:01:05 [DEBUG] clck_gen.py:117 IND CLOCK 220626
2025-03-12 07:01:06 [DEBUG] clck_gen.py:117 IND CLOCK 220728
2025-03-12 07:01:06 [DEBUG] clck_gen.py:117 IND CLOCK 220830
2025-03-12 07:01:07 [DEBUG] clck_gen.py:117 IND CLOCK 220932
2025-03-12 07:01:07 [DEBUG] clck_gen.py:117 IND CLOCK 221034
2025-03-12 07:01:08 [DEBUG] clck_gen.py:117 IND CLOCK 221136
2025-03-12 07:01:08 [DEBUG] clck_gen.py:117 IND CLOCK 221238
2025-03-12 07:01:09 [DEBUG] clck_gen.py:117 IND CLOCK 221340
2025-03-12 07:01:09 [DEBUG] clck_gen.py:117 IND CLOCK 221442
2025-03-12 07:01:09 [DEBUG] clck_gen.py:117 IND CLOCK 221544
2025-03-12 07:01:10 [DEBUG] clck_gen.py:117 IND CLOCK 221646
2025-03-12 07:01:10 [DEBUG] clck_gen.py:117 IND CLOCK 221748
2025-03-12 07:01:11 [DEBUG] clck_gen.py:117 IND CLOCK 221850
2025-03-12 07:01:11 [DEBUG] clck_gen.py:117 IND CLOCK 221952
2025-03-12 07:01:12 [DEBUG] clck_gen.py:117 IND CLOCK 222054
2025-03-12 07:01:12 [DEBUG] clck_gen.py:117 IND CLOCK 222156
2025-03-12 07:01:13 [DEBUG] clck_gen.py:117 IND CLOCK 222258
2025-03-12 07:01:13 [DEBUG] clck_gen.py:117 IND CLOCK 222360
2025-03-12 07:01:14 [DEBUG] clck_gen.py:117 IND CLOCK 222462
2025-03-12 07:01:14 [DEBUG] clck_gen.py:117 IND CLOCK 222564
2025-03-12 07:01:15 [DEBUG] clck_gen.py:117 IND CLOCK 222666
2025-03-12 07:01:15 [DEBUG] clck_gen.py:117 IND CLOCK 222768
2025-03-12 07:01:16 [DEBUG] clck_gen.py:117 IND CLOCK 222870
2025-03-12 07:01:16 [DEBUG] clck_gen.py:117 IND CLOCK 222972
2025-03-12 07:01:17 [DEBUG] clck_gen.py:117 IND CLOCK 223074
2025-03-12 07:01:17 [DEBUG] clck_gen.py:117 IND CLOCK 223176
2025-03-12 07:01:17 [DEBUG] clck_gen.py:117 IND CLOCK 223278
2025-03-12 07:01:18 [DEBUG] clck_gen.py:117 IND CLOCK 223380
2025-03-12 07:01:18 [DEBUG] clck_gen.py:117 IND CLOCK 223482
2025-03-12 07:01:19 [DEBUG] clck_gen.py:117 IND CLOCK 223584
2025-03-12 07:01:19 [DEBUG] clck_gen.py:117 IND CLOCK 223686
2025-03-12 07:01:20 [DEBUG] clck_gen.py:117 IND CLOCK 223788
2025-03-12 07:01:20 [DEBUG] clck_gen.py:117 IND CLOCK 223890
2025-03-12 07:01:21 [DEBUG] clck_gen.py:117 IND CLOCK 223992
2025-03-12 07:01:21 [DEBUG] clck_gen.py:117 IND CLOCK 224094
2025-03-12 07:01:22 [DEBUG] clck_gen.py:117 IND CLOCK 224196
2025-03-12 07:01:22 [DEBUG] clck_gen.py:117 IND CLOCK 224298
2025-03-12 07:01:23 [DEBUG] clck_gen.py:117 IND CLOCK 224400
2025-03-12 07:01:23 [DEBUG] clck_gen.py:117 IND CLOCK 224502
2025-03-12 07:01:24 [DEBUG] clck_gen.py:117 IND CLOCK 224604
2025-03-12 07:01:24 [DEBUG] clck_gen.py:117 IND CLOCK 224706
2025-03-12 07:01:25 [DEBUG] clck_gen.py:117 IND CLOCK 224808
2025-03-12 07:01:25 [DEBUG] clck_gen.py:117 IND CLOCK 224910
2025-03-12 07:01:25 [DEBUG] clck_gen.py:117 IND CLOCK 225012
2025-03-12 07:01:26 [DEBUG] clck_gen.py:117 IND CLOCK 225114
2025-03-12 07:01:26 [DEBUG] clck_gen.py:117 IND CLOCK 225216
2025-03-12 07:01:27 [DEBUG] clck_gen.py:117 IND CLOCK 225318
2025-03-12 07:01:27 [DEBUG] clck_gen.py:117 IND CLOCK 225420
2025-03-12 07:01:28 [DEBUG] clck_gen.py:117 IND CLOCK 225522
2025-03-12 07:01:28 [DEBUG] clck_gen.py:117 IND CLOCK 225624
2025-03-12 07:01:29 [DEBUG] clck_gen.py:117 IND CLOCK 225726
2025-03-12 07:01:29 [DEBUG] clck_gen.py:117 IND CLOCK 225828
2025-03-12 07:01:30 [DEBUG] clck_gen.py:117 IND CLOCK 225930
2025-03-12 07:01:30 [DEBUG] clck_gen.py:117 IND CLOCK 226032
2025-03-12 07:01:31 [DEBUG] clck_gen.py:117 IND CLOCK 226134
2025-03-12 07:01:31 [DEBUG] clck_gen.py:117 IND CLOCK 226236
2025-03-12 07:01:32 [DEBUG] clck_gen.py:117 IND CLOCK 226338
2025-03-12 07:01:32 [DEBUG] clck_gen.py:117 IND CLOCK 226440
2025-03-12 07:01:33 [DEBUG] clck_gen.py:117 IND CLOCK 226542
2025-03-12 07:01:33 [DEBUG] clck_gen.py:117 IND CLOCK 226644
2025-03-12 07:01:33 [DEBUG] clck_gen.py:117 IND CLOCK 226746
2025-03-12 07:01:34 [DEBUG] clck_gen.py:117 IND CLOCK 226848
2025-03-12 07:01:34 [DEBUG] clck_gen.py:117 IND CLOCK 226950
2025-03-12 07:01:35 [DEBUG] clck_gen.py:117 IND CLOCK 227052
2025-03-12 07:01:35 [DEBUG] clck_gen.py:117 IND CLOCK 227154
2025-03-12 07:01:36 [DEBUG] clck_gen.py:117 IND CLOCK 227256
2025-03-12 07:01:36 [DEBUG] clck_gen.py:117 IND CLOCK 227358
2025-03-12 07:01:37 [DEBUG] clck_gen.py:117 IND CLOCK 227460
2025-03-12 07:01:37 [DEBUG] clck_gen.py:117 IND CLOCK 227562
2025-03-12 07:01:38 [DEBUG] clck_gen.py:117 IND CLOCK 227664
2025-03-12 07:01:38 [DEBUG] clck_gen.py:117 IND CLOCK 227766
2025-03-12 07:01:39 [DEBUG] clck_gen.py:117 IND CLOCK 227868
2025-03-12 07:01:39 [DEBUG] clck_gen.py:117 IND CLOCK 227970
2025-03-12 07:01:40 [DEBUG] clck_gen.py:117 IND CLOCK 228072
2025-03-12 07:01:40 [DEBUG] clck_gen.py:117 IND CLOCK 228174
2025-03-12 07:01:41 [DEBUG] clck_gen.py:117 IND CLOCK 228276
2025-03-12 07:01:41 [DEBUG] clck_gen.py:117 IND CLOCK 228378
2025-03-12 07:01:41 [DEBUG] clck_gen.py:117 IND CLOCK 228480
2025-03-12 07:01:42 [DEBUG] clck_gen.py:117 IND CLOCK 228582
2025-03-12 07:01:42 [DEBUG] clck_gen.py:117 IND CLOCK 228684
2025-03-12 07:01:43 [DEBUG] clck_gen.py:117 IND CLOCK 228786
2025-03-12 07:01:43 [DEBUG] clck_gen.py:117 IND CLOCK 228888
2025-03-12 07:01:44 [DEBUG] clck_gen.py:117 IND CLOCK 228990
2025-03-12 07:01:44 [DEBUG] clck_gen.py:117 IND CLOCK 229092
2025-03-12 07:01:45 [DEBUG] clck_gen.py:117 IND CLOCK 229194
2025-03-12 07:01:45 [DEBUG] clck_gen.py:117 IND CLOCK 229296
2025-03-12 07:01:46 [DEBUG] clck_gen.py:117 IND CLOCK 229398
2025-03-12 07:01:46 [DEBUG] clck_gen.py:117 IND CLOCK 229500
2025-03-12 07:01:47 [DEBUG] clck_gen.py:117 IND CLOCK 229602
2025-03-12 07:01:47 [DEBUG] clck_gen.py:117 IND CLOCK 229704
2025-03-12 07:01:48 [DEBUG] clck_gen.py:117 IND CLOCK 229806
2025-03-12 07:01:48 [DEBUG] clck_gen.py:117 IND CLOCK 229908
2025-03-12 07:01:49 [DEBUG] clck_gen.py:117 IND CLOCK 230010
2025-03-12 07:01:49 [DEBUG] clck_gen.py:117 IND CLOCK 230112
2025-03-12 07:01:49 [DEBUG] clck_gen.py:117 IND CLOCK 230214
2025-03-12 07:01:50 [DEBUG] clck_gen.py:117 IND CLOCK 230316
2025-03-12 07:01:50 [DEBUG] clck_gen.py:117 IND CLOCK 230418
2025-03-12 07:01:51 [DEBUG] clck_gen.py:117 IND CLOCK 230520
2025-03-12 07:01:51 [DEBUG] clck_gen.py:117 IND CLOCK 230622
2025-03-12 07:01:52 [DEBUG] clck_gen.py:117 IND CLOCK 230724
2025-03-12 07:01:52 [DEBUG] clck_gen.py:117 IND CLOCK 230826
2025-03-12 07:01:53 [DEBUG] clck_gen.py:117 IND CLOCK 230928
2025-03-12 07:01:53 [DEBUG] clck_gen.py:117 IND CLOCK 231030
2025-03-12 07:01:54 [DEBUG] clck_gen.py:117 IND CLOCK 231132
2025-03-12 07:01:54 [DEBUG] clck_gen.py:117 IND CLOCK 231234
2025-03-12 07:01:55 [DEBUG] clck_gen.py:117 IND CLOCK 231336
2025-03-12 07:01:55 [DEBUG] clck_gen.py:117 IND CLOCK 231438
2025-03-12 07:01:56 [DEBUG] clck_gen.py:117 IND CLOCK 231540
2025-03-12 07:01:56 [DEBUG] clck_gen.py:117 IND CLOCK 231642
2025-03-12 07:01:57 [DEBUG] clck_gen.py:117 IND CLOCK 231744
2025-03-12 07:01:57 [DEBUG] clck_gen.py:117 IND CLOCK 231846
2025-03-12 07:01:57 [DEBUG] clck_gen.py:117 IND CLOCK 231948
2025-03-12 07:01:58 [DEBUG] clck_gen.py:117 IND CLOCK 232050
2025-03-12 07:01:58 [DEBUG] clck_gen.py:117 IND CLOCK 232152
2025-03-12 07:01:59 [DEBUG] clck_gen.py:117 IND CLOCK 232254
2025-03-12 07:01:59 [DEBUG] clck_gen.py:117 IND CLOCK 232356
2025-03-12 07:02:00 [DEBUG] clck_gen.py:117 IND CLOCK 232458
2025-03-12 07:02:00 [DEBUG] clck_gen.py:117 IND CLOCK 232560
2025-03-12 07:02:01 [DEBUG] clck_gen.py:117 IND CLOCK 232662
2025-03-12 07:02:01 [DEBUG] clck_gen.py:117 IND CLOCK 232764
2025-03-12 07:02:02 [DEBUG] clck_gen.py:117 IND CLOCK 232866
2025-03-12 07:02:02 [DEBUG] clck_gen.py:117 IND CLOCK 232968
2025-03-12 07:02:03 [DEBUG] clck_gen.py:117 IND CLOCK 233070
2025-03-12 07:02:03 [DEBUG] clck_gen.py:117 IND CLOCK 233172
2025-03-12 07:02:04 [DEBUG] clck_gen.py:117 IND CLOCK 233274
2025-03-12 07:02:04 [DEBUG] clck_gen.py:117 IND CLOCK 233376
2025-03-12 07:02:05 [DEBUG] clck_gen.py:117 IND CLOCK 233478
2025-03-12 07:02:05 [DEBUG] clck_gen.py:117 IND CLOCK 233580
2025-03-12 07:02:05 [DEBUG] clck_gen.py:117 IND CLOCK 233682
2025-03-12 07:02:06 [DEBUG] clck_gen.py:117 IND CLOCK 233784
2025-03-12 07:02:06 [DEBUG] clck_gen.py:117 IND CLOCK 233886
2025-03-12 07:02:07 [DEBUG] clck_gen.py:117 IND CLOCK 233988
2025-03-12 07:02:07 [DEBUG] clck_gen.py:117 IND CLOCK 234090
2025-03-12 07:02:08 [DEBUG] clck_gen.py:117 IND CLOCK 234192
2025-03-12 07:02:08 [DEBUG] clck_gen.py:117 IND CLOCK 234294
2025-03-12 07:02:09 [DEBUG] clck_gen.py:117 IND CLOCK 234396
2025-03-12 07:02:09 [DEBUG] clck_gen.py:117 IND CLOCK 234498
2025-03-12 07:02:10 [DEBUG] clck_gen.py:117 IND CLOCK 234600
2025-03-12 07:02:10 [DEBUG] clck_gen.py:117 IND CLOCK 234702
2025-03-12 07:02:11 [DEBUG] clck_gen.py:117 IND CLOCK 234804
2025-03-12 07:02:11 [DEBUG] clck_gen.py:117 IND CLOCK 234906
2025-03-12 07:02:12 [DEBUG] clck_gen.py:117 IND CLOCK 235008
2025-03-12 07:02:12 [DEBUG] clck_gen.py:117 IND CLOCK 235110
2025-03-12 07:02:13 [DEBUG] clck_gen.py:117 IND CLOCK 235212
2025-03-12 07:02:13 [DEBUG] clck_gen.py:117 IND CLOCK 235314
2025-03-12 07:02:13 [DEBUG] clck_gen.py:117 IND CLOCK 235416
2025-03-12 07:02:14 [DEBUG] clck_gen.py:117 IND CLOCK 235518
2025-03-12 07:02:14 [DEBUG] clck_gen.py:117 IND CLOCK 235620
2025-03-12 07:02:15 [DEBUG] clck_gen.py:117 IND CLOCK 235722
2025-03-12 07:02:15 [DEBUG] clck_gen.py:117 IND CLOCK 235824
2025-03-12 07:02:16 [DEBUG] clck_gen.py:117 IND CLOCK 235926
2025-03-12 07:02:16 [DEBUG] clck_gen.py:117 IND CLOCK 236028
2025-03-12 07:02:17 [DEBUG] clck_gen.py:117 IND CLOCK 236130
2025-03-12 07:02:17 [DEBUG] clck_gen.py:117 IND CLOCK 236232
2025-03-12 07:02:18 [DEBUG] clck_gen.py:117 IND CLOCK 236334
2025-03-12 07:02:18 [DEBUG] clck_gen.py:117 IND CLOCK 236436
2025-03-12 07:02:19 [DEBUG] clck_gen.py:117 IND CLOCK 236538
2025-03-12 07:02:19 [DEBUG] clck_gen.py:117 IND CLOCK 236640
2025-03-12 07:02:20 [DEBUG] clck_gen.py:117 IND CLOCK 236742
2025-03-12 07:02:20 [DEBUG] clck_gen.py:117 IND CLOCK 236844
2025-03-12 07:02:21 [DEBUG] clck_gen.py:117 IND CLOCK 236946
2025-03-12 07:02:21 [DEBUG] clck_gen.py:117 IND CLOCK 237048
2025-03-12 07:02:21 [DEBUG] clck_gen.py:117 IND CLOCK 237150
2025-03-12 07:02:22 [DEBUG] clck_gen.py:117 IND CLOCK 237252
2025-03-12 07:02:22 [DEBUG] clck_gen.py:117 IND CLOCK 237354
2025-03-12 07:02:23 [DEBUG] clck_gen.py:117 IND CLOCK 237456
2025-03-12 07:02:23 [DEBUG] clck_gen.py:117 IND CLOCK 237558
2025-03-12 07:02:24 [DEBUG] clck_gen.py:117 IND CLOCK 237660
2025-03-12 07:02:24 [DEBUG] clck_gen.py:117 IND CLOCK 237762
2025-03-12 07:02:25 [DEBUG] clck_gen.py:117 IND CLOCK 237864
2025-03-12 07:02:25 [DEBUG] clck_gen.py:117 IND CLOCK 237966
2025-03-12 07:02:26 [DEBUG] clck_gen.py:117 IND CLOCK 238068
2025-03-12 07:02:26 [DEBUG] clck_gen.py:117 IND CLOCK 238170
2025-03-12 07:02:27 [DEBUG] clck_gen.py:117 IND CLOCK 238272
2025-03-12 07:02:27 [DEBUG] clck_gen.py:117 IND CLOCK 238374
2025-03-12 07:02:28 [DEBUG] clck_gen.py:117 IND CLOCK 238476
2025-03-12 07:02:28 [DEBUG] clck_gen.py:117 IND CLOCK 238578
2025-03-12 07:02:29 [DEBUG] clck_gen.py:117 IND CLOCK 238680
2025-03-12 07:02:29 [DEBUG] clck_gen.py:117 IND CLOCK 238782
2025-03-12 07:02:29 [DEBUG] clck_gen.py:117 IND CLOCK 238884
2025-03-12 07:02:30 [DEBUG] clck_gen.py:117 IND CLOCK 238986
2025-03-12 07:02:30 [DEBUG] clck_gen.py:117 IND CLOCK 239088
2025-03-12 07:02:31 [DEBUG] clck_gen.py:117 IND CLOCK 239190
2025-03-12 07:02:31 [DEBUG] clck_gen.py:117 IND CLOCK 239292
2025-03-12 07:02:32 [DEBUG] clck_gen.py:117 IND CLOCK 239394
2025-03-12 07:02:32 [DEBUG] clck_gen.py:117 IND CLOCK 239496
2025-03-12 07:02:33 [DEBUG] clck_gen.py:117 IND CLOCK 239598
2025-03-12 07:02:33 [DEBUG] clck_gen.py:117 IND CLOCK 239700
2025-03-12 07:02:34 [DEBUG] clck_gen.py:117 IND CLOCK 239802
2025-03-12 07:02:34 [DEBUG] clck_gen.py:117 IND CLOCK 239904
2025-03-12 07:02:35 [DEBUG] clck_gen.py:117 IND CLOCK 240006
2025-03-12 07:02:35 [DEBUG] clck_gen.py:117 IND CLOCK 240108
2025-03-12 07:02:36 [DEBUG] clck_gen.py:117 IND CLOCK 240210
2025-03-12 07:02:36 [DEBUG] clck_gen.py:117 IND CLOCK 240312
2025-03-12 07:02:37 [DEBUG] clck_gen.py:117 IND CLOCK 240414
2025-03-12 07:02:37 [DEBUG] clck_gen.py:117 IND CLOCK 240516
2025-03-12 07:02:37 [DEBUG] clck_gen.py:117 IND CLOCK 240618
2025-03-12 07:02:38 [DEBUG] clck_gen.py:117 IND CLOCK 240720
2025-03-12 07:02:38 [DEBUG] clck_gen.py:117 IND CLOCK 240822
2025-03-12 07:02:39 [DEBUG] clck_gen.py:117 IND CLOCK 240924
2025-03-12 07:02:39 [DEBUG] clck_gen.py:117 IND CLOCK 241026
2025-03-12 07:02:40 [DEBUG] clck_gen.py:117 IND CLOCK 241128
2025-03-12 07:02:40 [DEBUG] clck_gen.py:117 IND CLOCK 241230
2025-03-12 07:02:41 [DEBUG] clck_gen.py:117 IND CLOCK 241332
2025-03-12 07:02:41 [DEBUG] clck_gen.py:117 IND CLOCK 241434
2025-03-12 07:02:42 [DEBUG] clck_gen.py:117 IND CLOCK 241536
2025-03-12 07:02:42 [DEBUG] clck_gen.py:117 IND CLOCK 241638
2025-03-12 07:02:43 [DEBUG] clck_gen.py:117 IND CLOCK 241740
2025-03-12 07:02:43 [DEBUG] clck_gen.py:117 IND CLOCK 241842
2025-03-12 07:02:44 [DEBUG] clck_gen.py:117 IND CLOCK 241944
2025-03-12 07:02:44 [DEBUG] clck_gen.py:117 IND CLOCK 242046
2025-03-12 07:02:45 [DEBUG] clck_gen.py:117 IND CLOCK 242148
2025-03-12 07:02:45 [DEBUG] clck_gen.py:117 IND CLOCK 242250
2025-03-12 07:02:45 [DEBUG] clck_gen.py:117 IND CLOCK 242352
2025-03-12 07:02:46 [DEBUG] clck_gen.py:117 IND CLOCK 242454
2025-03-12 07:02:46 [DEBUG] clck_gen.py:117 IND CLOCK 242556
2025-03-12 07:02:47 [DEBUG] clck_gen.py:117 IND CLOCK 242658
2025-03-12 07:02:47 [DEBUG] clck_gen.py:117 IND CLOCK 242760
2025-03-12 07:02:48 [DEBUG] clck_gen.py:117 IND CLOCK 242862
2025-03-12 07:02:48 [DEBUG] clck_gen.py:117 IND CLOCK 242964
2025-03-12 07:02:49 [DEBUG] clck_gen.py:117 IND CLOCK 243066
2025-03-12 07:02:49 [DEBUG] clck_gen.py:117 IND CLOCK 243168
2025-03-12 07:02:50 [DEBUG] clck_gen.py:117 IND CLOCK 243270
2025-03-12 07:02:50 [DEBUG] clck_gen.py:117 IND CLOCK 243372
2025-03-12 07:02:51 [DEBUG] clck_gen.py:117 IND CLOCK 243474
2025-03-12 07:02:51 [DEBUG] clck_gen.py:117 IND CLOCK 243576
2025-03-12 07:02:52 [DEBUG] clck_gen.py:117 IND CLOCK 243678
2025-03-12 07:02:52 [DEBUG] clck_gen.py:117 IND CLOCK 243780
2025-03-12 07:02:53 [DEBUG] clck_gen.py:117 IND CLOCK 243882
2025-03-12 07:02:53 [DEBUG] clck_gen.py:117 IND CLOCK 243984
2025-03-12 07:02:53 [DEBUG] clck_gen.py:117 IND CLOCK 244086
2025-03-12 07:02:54 [DEBUG] clck_gen.py:117 IND CLOCK 244188
2025-03-12 07:02:54 [DEBUG] clck_gen.py:117 IND CLOCK 244290
2025-03-12 07:02:55 [DEBUG] clck_gen.py:117 IND CLOCK 244392
2025-03-12 07:02:55 [DEBUG] clck_gen.py:117 IND CLOCK 244494
2025-03-12 07:02:56 [DEBUG] clck_gen.py:117 IND CLOCK 244596
2025-03-12 07:02:56 [DEBUG] clck_gen.py:117 IND CLOCK 244698
2025-03-12 07:02:57 [DEBUG] clck_gen.py:117 IND CLOCK 244800
2025-03-12 07:02:57 [DEBUG] clck_gen.py:117 IND CLOCK 244902
2025-03-12 07:02:58 [DEBUG] clck_gen.py:117 IND CLOCK 245004
2025-03-12 07:02:58 [DEBUG] clck_gen.py:117 IND CLOCK 245106
2025-03-12 07:02:59 [DEBUG] clck_gen.py:117 IND CLOCK 245208
2025-03-12 07:02:59 [DEBUG] clck_gen.py:117 IND CLOCK 245310
2025-03-12 07:03:00 [DEBUG] clck_gen.py:117 IND CLOCK 245412
2025-03-12 07:03:00 [DEBUG] clck_gen.py:117 IND CLOCK 245514
2025-03-12 07:03:01 [DEBUG] clck_gen.py:117 IND CLOCK 245616
2025-03-12 07:03:01 [DEBUG] clck_gen.py:117 IND CLOCK 245718
2025-03-12 07:03:02 [DEBUG] clck_gen.py:117 IND CLOCK 245820
2025-03-12 07:03:02 [DEBUG] clck_gen.py:117 IND CLOCK 245922
2025-03-12 07:03:02 [DEBUG] clck_gen.py:117 IND CLOCK 246024
2025-03-12 07:03:03 [DEBUG] clck_gen.py:117 IND CLOCK 246126
2025-03-12 07:03:03 [DEBUG] clck_gen.py:117 IND CLOCK 246228
2025-03-12 07:03:04 [DEBUG] clck_gen.py:117 IND CLOCK 246330
2025-03-12 07:03:04 [DEBUG] clck_gen.py:117 IND CLOCK 246432
2025-03-12 07:03:05 [DEBUG] clck_gen.py:117 IND CLOCK 246534
2025-03-12 07:03:05 [DEBUG] clck_gen.py:117 IND CLOCK 246636
2025-03-12 07:03:06 [DEBUG] clck_gen.py:117 IND CLOCK 246738
2025-03-12 07:03:06 [DEBUG] clck_gen.py:117 IND CLOCK 246840
2025-03-12 07:03:07 [DEBUG] clck_gen.py:117 IND CLOCK 246942
2025-03-12 07:03:07 [DEBUG] clck_gen.py:117 IND CLOCK 247044
2025-03-12 07:03:08 [DEBUG] clck_gen.py:117 IND CLOCK 247146
2025-03-12 07:03:08 [DEBUG] clck_gen.py:117 IND CLOCK 247248
2025-03-12 07:03:09 [DEBUG] clck_gen.py:117 IND CLOCK 247350
2025-03-12 07:03:09 [DEBUG] clck_gen.py:117 IND CLOCK 247452
2025-03-12 07:03:10 [DEBUG] clck_gen.py:117 IND CLOCK 247554
2025-03-12 07:03:10 [DEBUG] clck_gen.py:117 IND CLOCK 247656
2025-03-12 07:03:10 [DEBUG] clck_gen.py:117 IND CLOCK 247758
2025-03-12 07:03:11 [DEBUG] clck_gen.py:117 IND CLOCK 247860
2025-03-12 07:03:11 [DEBUG] clck_gen.py:117 IND CLOCK 247962
2025-03-12 07:03:12 [DEBUG] clck_gen.py:117 IND CLOCK 248064
2025-03-12 07:03:12 [DEBUG] clck_gen.py:117 IND CLOCK 248166
2025-03-12 07:03:13 [DEBUG] clck_gen.py:117 IND CLOCK 248268
2025-03-12 07:03:13 [DEBUG] clck_gen.py:117 IND CLOCK 248370
2025-03-12 07:03:14 [DEBUG] clck_gen.py:117 IND CLOCK 248472
2025-03-12 07:03:14 [DEBUG] clck_gen.py:117 IND CLOCK 248574
2025-03-12 07:03:15 [DEBUG] clck_gen.py:117 IND CLOCK 248676
2025-03-12 07:03:15 [DEBUG] clck_gen.py:117 IND CLOCK 248778
2025-03-12 07:03:16 [DEBUG] clck_gen.py:117 IND CLOCK 248880
2025-03-12 07:03:16 [DEBUG] clck_gen.py:117 IND CLOCK 248982
2025-03-12 07:03:17 [DEBUG] clck_gen.py:117 IND CLOCK 249084
2025-03-12 07:03:17 [DEBUG] clck_gen.py:117 IND CLOCK 249186
2025-03-12 07:03:18 [DEBUG] clck_gen.py:117 IND CLOCK 249288
2025-03-12 07:03:18 [DEBUG] clck_gen.py:117 IND CLOCK 249390
2025-03-12 07:03:18 [DEBUG] clck_gen.py:117 IND CLOCK 249492
2025-03-12 07:03:19 [DEBUG] clck_gen.py:117 IND CLOCK 249594
2025-03-12 07:03:19 [DEBUG] clck_gen.py:117 IND CLOCK 249696
2025-03-12 07:03:20 [DEBUG] clck_gen.py:117 IND CLOCK 249798
2025-03-12 07:03:20 [DEBUG] clck_gen.py:117 IND CLOCK 249900
2025-03-12 07:03:21 [DEBUG] clck_gen.py:117 IND CLOCK 250002
2025-03-12 07:03:21 [DEBUG] clck_gen.py:117 IND CLOCK 250104
2025-03-12 07:03:22 [DEBUG] clck_gen.py:117 IND CLOCK 250206
2025-03-12 07:03:22 [DEBUG] clck_gen.py:117 IND CLOCK 250308
2025-03-12 07:03:23 [DEBUG] clck_gen.py:117 IND CLOCK 250410
2025-03-12 07:03:23 [DEBUG] clck_gen.py:117 IND CLOCK 250512
2025-03-12 07:03:24 [DEBUG] clck_gen.py:117 IND CLOCK 250614
2025-03-12 07:03:24 [DEBUG] clck_gen.py:117 IND CLOCK 250716
2025-03-12 07:03:25 [DEBUG] clck_gen.py:117 IND CLOCK 250818
2025-03-12 07:03:25 [DEBUG] clck_gen.py:117 IND CLOCK 250920
2025-03-12 07:03:26 [DEBUG] clck_gen.py:117 IND CLOCK 251022
2025-03-12 07:03:26 [DEBUG] clck_gen.py:117 IND CLOCK 251124
2025-03-12 07:03:26 [DEBUG] clck_gen.py:117 IND CLOCK 251226
2025-03-12 07:03:27 [DEBUG] clck_gen.py:117 IND CLOCK 251328
2025-03-12 07:03:27 [DEBUG] clck_gen.py:117 IND CLOCK 251430
2025-03-12 07:03:28 [DEBUG] clck_gen.py:117 IND CLOCK 251532
2025-03-12 07:03:28 [DEBUG] clck_gen.py:117 IND CLOCK 251634
2025-03-12 07:03:29 [DEBUG] clck_gen.py:117 IND CLOCK 251736
2025-03-12 07:03:29 [DEBUG] clck_gen.py:117 IND CLOCK 251838
2025-03-12 07:03:30 [DEBUG] clck_gen.py:117 IND CLOCK 251940
2025-03-12 07:03:30 [DEBUG] clck_gen.py:117 IND CLOCK 252042
2025-03-12 07:03:31 [DEBUG] clck_gen.py:117 IND CLOCK 252144
2025-03-12 07:03:31 [DEBUG] clck_gen.py:117 IND CLOCK 252246
2025-03-12 07:03:32 [DEBUG] clck_gen.py:117 IND CLOCK 252348
2025-03-12 07:03:32 [DEBUG] clck_gen.py:117 IND CLOCK 252450
2025-03-12 07:03:33 [DEBUG] clck_gen.py:117 IND CLOCK 252552
2025-03-12 07:03:33 [DEBUG] clck_gen.py:117 IND CLOCK 252654
2025-03-12 07:03:34 [DEBUG] clck_gen.py:117 IND CLOCK 252756
2025-03-12 07:03:34 [DEBUG] clck_gen.py:117 IND CLOCK 252858
2025-03-12 07:03:34 [DEBUG] clck_gen.py:117 IND CLOCK 252960
2025-03-12 07:03:35 [DEBUG] clck_gen.py:117 IND CLOCK 253062
2025-03-12 07:03:35 [DEBUG] clck_gen.py:117 IND CLOCK 253164
2025-03-12 07:03:36 [DEBUG] clck_gen.py:117 IND CLOCK 253266
2025-03-12 07:03:36 [DEBUG] clck_gen.py:117 IND CLOCK 253368
2025-03-12 07:03:37 [DEBUG] clck_gen.py:117 IND CLOCK 253470
2025-03-12 07:03:37 [DEBUG] clck_gen.py:117 IND CLOCK 253572
2025-03-12 07:03:38 [DEBUG] clck_gen.py:117 IND CLOCK 253674
2025-03-12 07:03:38 [DEBUG] clck_gen.py:117 IND CLOCK 253776
2025-03-12 07:03:39 [DEBUG] clck_gen.py:117 IND CLOCK 253878
2025-03-12 07:03:39 [DEBUG] clck_gen.py:117 IND CLOCK 253980
2025-03-12 07:03:40 [DEBUG] clck_gen.py:117 IND CLOCK 254082
2025-03-12 07:03:40 [DEBUG] clck_gen.py:117 IND CLOCK 254184
2025-03-12 07:03:41 [DEBUG] clck_gen.py:117 IND CLOCK 254286
2025-03-12 07:03:41 [DEBUG] clck_gen.py:117 IND CLOCK 254388
2025-03-12 07:03:42 [DEBUG] clck_gen.py:117 IND CLOCK 254490
2025-03-12 07:03:42 [DEBUG] clck_gen.py:117 IND CLOCK 254592
2025-03-12 07:03:42 [DEBUG] clck_gen.py:117 IND CLOCK 254694
2025-03-12 07:03:43 [DEBUG] clck_gen.py:117 IND CLOCK 254796
2025-03-12 07:03:43 [DEBUG] clck_gen.py:117 IND CLOCK 254898
2025-03-12 07:03:44 [DEBUG] clck_gen.py:117 IND CLOCK 255000
2025-03-12 07:03:44 [DEBUG] clck_gen.py:117 IND CLOCK 255102
2025-03-12 07:03:45 [DEBUG] clck_gen.py:117 IND CLOCK 255204
2025-03-12 07:03:45 [DEBUG] clck_gen.py:117 IND CLOCK 255306
2025-03-12 07:03:46 [DEBUG] clck_gen.py:117 IND CLOCK 255408
2025-03-12 07:03:46 [DEBUG] clck_gen.py:117 IND CLOCK 255510
2025-03-12 07:03:47 [DEBUG] clck_gen.py:117 IND CLOCK 255612
2025-03-12 07:03:47 [DEBUG] clck_gen.py:117 IND CLOCK 255714
2025-03-12 07:03:48 [DEBUG] clck_gen.py:117 IND CLOCK 255816
2025-03-12 07:03:48 [DEBUG] clck_gen.py:117 IND CLOCK 255918
2025-03-12 07:03:49 [DEBUG] clck_gen.py:117 IND CLOCK 256020
2025-03-12 07:03:49 [DEBUG] clck_gen.py:117 IND CLOCK 256122
2025-03-12 07:03:50 [DEBUG] clck_gen.py:117 IND CLOCK 256224
2025-03-12 07:03:50 [DEBUG] clck_gen.py:117 IND CLOCK 256326
2025-03-12 07:03:50 [DEBUG] clck_gen.py:117 IND CLOCK 256428
2025-03-12 07:03:51 [DEBUG] clck_gen.py:117 IND CLOCK 256530
2025-03-12 07:03:51 [DEBUG] clck_gen.py:117 IND CLOCK 256632
2025-03-12 07:03:52 [DEBUG] clck_gen.py:117 IND CLOCK 256734
2025-03-12 07:03:52 [DEBUG] clck_gen.py:117 IND CLOCK 256836
2025-03-12 07:03:53 [DEBUG] clck_gen.py:117 IND CLOCK 256938
2025-03-12 07:03:53 [DEBUG] clck_gen.py:117 IND CLOCK 257040
2025-03-12 07:03:54 [DEBUG] clck_gen.py:117 IND CLOCK 257142
2025-03-12 07:03:54 [DEBUG] clck_gen.py:117 IND CLOCK 257244
2025-03-12 07:03:55 [DEBUG] clck_gen.py:117 IND CLOCK 257346
2025-03-12 07:03:55 [DEBUG] clck_gen.py:117 IND CLOCK 257448
2025-03-12 07:03:56 [DEBUG] clck_gen.py:117 IND CLOCK 257550
2025-03-12 07:03:56 [DEBUG] clck_gen.py:117 IND CLOCK 257652
2025-03-12 07:03:57 [DEBUG] clck_gen.py:117 IND CLOCK 257754
2025-03-12 07:03:57 [DEBUG] clck_gen.py:117 IND CLOCK 257856
2025-03-12 07:03:58 [DEBUG] clck_gen.py:117 IND CLOCK 257958
2025-03-12 07:03:58 [DEBUG] clck_gen.py:117 IND CLOCK 258060
2025-03-12 07:03:58 [DEBUG] clck_gen.py:117 IND CLOCK 258162
2025-03-12 07:03:59 [DEBUG] clck_gen.py:117 IND CLOCK 258264
2025-03-12 07:03:59 [DEBUG] clck_gen.py:117 IND CLOCK 258366
2025-03-12 07:04:00 [DEBUG] clck_gen.py:117 IND CLOCK 258468
2025-03-12 07:04:00 [DEBUG] clck_gen.py:117 IND CLOCK 258570
2025-03-12 07:04:01 [DEBUG] clck_gen.py:117 IND CLOCK 258672
2025-03-12 07:04:01 [DEBUG] clck_gen.py:117 IND CLOCK 258774
2025-03-12 07:04:02 [DEBUG] clck_gen.py:117 IND CLOCK 258876
2025-03-12 07:04:02 [DEBUG] clck_gen.py:117 IND CLOCK 258978
2025-03-12 07:04:03 [DEBUG] clck_gen.py:117 IND CLOCK 259080
2025-03-12 07:04:03 [DEBUG] clck_gen.py:117 IND CLOCK 259182
2025-03-12 07:04:04 [DEBUG] clck_gen.py:117 IND CLOCK 259284
2025-03-12 07:04:04 [DEBUG] clck_gen.py:117 IND CLOCK 259386
2025-03-12 07:04:05 [DEBUG] clck_gen.py:117 IND CLOCK 259488
2025-03-12 07:04:05 [DEBUG] clck_gen.py:117 IND CLOCK 259590
2025-03-12 07:04:06 [DEBUG] clck_gen.py:117 IND CLOCK 259692
2025-03-12 07:04:06 [DEBUG] clck_gen.py:117 IND CLOCK 259794
2025-03-12 07:04:06 [DEBUG] clck_gen.py:117 IND CLOCK 259896
2025-03-12 07:04:07 [DEBUG] clck_gen.py:117 IND CLOCK 259998
2025-03-12 07:04:07 [DEBUG] clck_gen.py:117 IND CLOCK 260100
2025-03-12 07:04:08 [DEBUG] clck_gen.py:117 IND CLOCK 260202
2025-03-12 07:04:08 [DEBUG] clck_gen.py:117 IND CLOCK 260304
2025-03-12 07:04:09 [DEBUG] clck_gen.py:117 IND CLOCK 260406
2025-03-12 07:04:09 [DEBUG] clck_gen.py:117 IND CLOCK 260508
2025-03-12 07:04:10 [DEBUG] clck_gen.py:117 IND CLOCK 260610
2025-03-12 07:04:10 [DEBUG] clck_gen.py:117 IND CLOCK 260712
2025-03-12 07:04:11 [DEBUG] clck_gen.py:117 IND CLOCK 260814
2025-03-12 07:04:11 [DEBUG] clck_gen.py:117 IND CLOCK 260916
2025-03-12 07:04:12 [DEBUG] clck_gen.py:117 IND CLOCK 261018
2025-03-12 07:04:12 [DEBUG] clck_gen.py:117 IND CLOCK 261120
2025-03-12 07:04:13 [DEBUG] clck_gen.py:117 IND CLOCK 261222
2025-03-12 07:04:13 [DEBUG] clck_gen.py:117 IND CLOCK 261324
2025-03-12 07:04:14 [DEBUG] clck_gen.py:117 IND CLOCK 261426
2025-03-12 07:04:14 [DEBUG] clck_gen.py:117 IND CLOCK 261528
2025-03-12 07:04:14 [DEBUG] clck_gen.py:117 IND CLOCK 261630
2025-03-12 07:04:15 [DEBUG] clck_gen.py:117 IND CLOCK 261732
2025-03-12 07:04:15 [DEBUG] clck_gen.py:117 IND CLOCK 261834
2025-03-12 07:04:16 [DEBUG] clck_gen.py:117 IND CLOCK 261936
2025-03-12 07:04:16 [DEBUG] clck_gen.py:117 IND CLOCK 262038
2025-03-12 07:04:17 [DEBUG] clck_gen.py:117 IND CLOCK 262140
2025-03-12 07:04:17 [DEBUG] clck_gen.py:117 IND CLOCK 262242
2025-03-12 07:04:18 [DEBUG] clck_gen.py:117 IND CLOCK 262344
2025-03-12 07:04:18 [DEBUG] clck_gen.py:117 IND CLOCK 262446
2025-03-12 07:04:19 [DEBUG] clck_gen.py:117 IND CLOCK 262548
2025-03-12 07:04:19 [DEBUG] clck_gen.py:117 IND CLOCK 262650
2025-03-12 07:04:20 [DEBUG] clck_gen.py:117 IND CLOCK 262752
2025-03-12 07:04:20 [DEBUG] clck_gen.py:117 IND CLOCK 262854
2025-03-12 07:04:21 [DEBUG] clck_gen.py:117 IND CLOCK 262956
2025-03-12 07:04:21 [DEBUG] clck_gen.py:117 IND CLOCK 263058
2025-03-12 07:04:22 [DEBUG] clck_gen.py:117 IND CLOCK 263160
2025-03-12 07:04:22 [DEBUG] clck_gen.py:117 IND CLOCK 263262
2025-03-12 07:04:22 [DEBUG] clck_gen.py:117 IND CLOCK 263364
2025-03-12 07:04:23 [DEBUG] clck_gen.py:117 IND CLOCK 263466
2025-03-12 07:04:23 [DEBUG] clck_gen.py:117 IND CLOCK 263568
2025-03-12 07:04:24 [DEBUG] clck_gen.py:117 IND CLOCK 263670
2025-03-12 07:04:24 [DEBUG] clck_gen.py:117 IND CLOCK 263772
2025-03-12 07:04:25 [DEBUG] clck_gen.py:117 IND CLOCK 263874
2025-03-12 07:04:25 [DEBUG] clck_gen.py:117 IND CLOCK 263976
2025-03-12 07:04:26 [DEBUG] clck_gen.py:117 IND CLOCK 264078
2025-03-12 07:04:26 [DEBUG] clck_gen.py:117 IND CLOCK 264180
2025-03-12 07:04:27 [DEBUG] clck_gen.py:117 IND CLOCK 264282
2025-03-12 07:04:27 [DEBUG] clck_gen.py:117 IND CLOCK 264384
2025-03-12 07:04:28 [DEBUG] clck_gen.py:117 IND CLOCK 264486
2025-03-12 07:04:28 [DEBUG] clck_gen.py:117 IND CLOCK 264588
2025-03-12 07:04:29 [DEBUG] clck_gen.py:117 IND CLOCK 264690
2025-03-12 07:04:29 [DEBUG] clck_gen.py:117 IND CLOCK 264792
2025-03-12 07:04:30 [DEBUG] clck_gen.py:117 IND CLOCK 264894
2025-03-12 07:04:30 [DEBUG] clck_gen.py:117 IND CLOCK 264996
2025-03-12 07:04:30 [DEBUG] clck_gen.py:117 IND CLOCK 265098
2025-03-12 07:04:31 [DEBUG] clck_gen.py:117 IND CLOCK 265200
2025-03-12 07:04:31 [DEBUG] clck_gen.py:117 IND CLOCK 265302
2025-03-12 07:04:32 [DEBUG] clck_gen.py:117 IND CLOCK 265404
2025-03-12 07:04:32 [DEBUG] clck_gen.py:117 IND CLOCK 265506
2025-03-12 07:04:33 [DEBUG] clck_gen.py:117 IND CLOCK 265608
2025-03-12 07:04:33 [DEBUG] clck_gen.py:117 IND CLOCK 265710
2025-03-12 07:04:34 [DEBUG] clck_gen.py:117 IND CLOCK 265812
2025-03-12 07:04:34 [DEBUG] clck_gen.py:117 IND CLOCK 265914
2025-03-12 07:04:35 [DEBUG] clck_gen.py:117 IND CLOCK 266016
2025-03-12 07:04:35 [DEBUG] clck_gen.py:117 IND CLOCK 266118
2025-03-12 07:04:36 [DEBUG] clck_gen.py:117 IND CLOCK 266220
2025-03-12 07:04:36 [DEBUG] clck_gen.py:117 IND CLOCK 266322
2025-03-12 07:04:37 [DEBUG] clck_gen.py:117 IND CLOCK 266424
2025-03-12 07:04:37 [DEBUG] clck_gen.py:117 IND CLOCK 266526
2025-03-12 07:04:38 [DEBUG] clck_gen.py:117 IND CLOCK 266628
2025-03-12 07:04:38 [DEBUG] clck_gen.py:117 IND CLOCK 266730
2025-03-12 07:04:38 [DEBUG] clck_gen.py:117 IND CLOCK 266832
2025-03-12 07:04:39 [DEBUG] clck_gen.py:117 IND CLOCK 266934
2025-03-12 07:04:39 [DEBUG] clck_gen.py:117 IND CLOCK 267036
2025-03-12 07:04:40 [DEBUG] clck_gen.py:117 IND CLOCK 267138
2025-03-12 07:04:40 [DEBUG] clck_gen.py:117 IND CLOCK 267240
2025-03-12 07:04:41 [DEBUG] clck_gen.py:117 IND CLOCK 267342
2025-03-12 07:04:41 [DEBUG] clck_gen.py:117 IND CLOCK 267444
2025-03-12 07:04:42 [DEBUG] clck_gen.py:117 IND CLOCK 267546
2025-03-12 07:04:42 [DEBUG] clck_gen.py:117 IND CLOCK 267648
2025-03-12 07:04:43 [DEBUG] clck_gen.py:117 IND CLOCK 267750
2025-03-12 07:04:43 [DEBUG] clck_gen.py:117 IND CLOCK 267852
2025-03-12 07:04:44 [DEBUG] clck_gen.py:117 IND CLOCK 267954
2025-03-12 07:04:44 [DEBUG] clck_gen.py:117 IND CLOCK 268056
2025-03-12 07:04:45 [DEBUG] clck_gen.py:117 IND CLOCK 268158
2025-03-12 07:04:45 [DEBUG] clck_gen.py:117 IND CLOCK 268260
2025-03-12 07:04:46 [DEBUG] clck_gen.py:117 IND CLOCK 268362
2025-03-12 07:04:46 [DEBUG] clck_gen.py:117 IND CLOCK 268464
2025-03-12 07:04:46 [DEBUG] clck_gen.py:117 IND CLOCK 268566
2025-03-12 07:04:47 [DEBUG] clck_gen.py:117 IND CLOCK 268668
2025-03-12 07:04:47 [DEBUG] clck_gen.py:117 IND CLOCK 268770
2025-03-12 07:04:48 [DEBUG] clck_gen.py:117 IND CLOCK 268872
2025-03-12 07:04:48 [DEBUG] clck_gen.py:117 IND CLOCK 268974
2025-03-12 07:04:49 [DEBUG] clck_gen.py:117 IND CLOCK 269076
2025-03-12 07:04:49 [DEBUG] clck_gen.py:117 IND CLOCK 269178
2025-03-12 07:04:50 [DEBUG] clck_gen.py:117 IND CLOCK 269280
2025-03-12 07:04:50 [DEBUG] clck_gen.py:117 IND CLOCK 269382
2025-03-12 07:04:51 [DEBUG] clck_gen.py:117 IND CLOCK 269484
2025-03-12 07:04:51 [DEBUG] clck_gen.py:117 IND CLOCK 269586
2025-03-12 07:04:52 [DEBUG] clck_gen.py:117 IND CLOCK 269688
2025-03-12 07:04:52 [DEBUG] clck_gen.py:117 IND CLOCK 269790
2025-03-12 07:04:53 [DEBUG] clck_gen.py:117 IND CLOCK 269892
2025-03-12 07:04:53 [DEBUG] clck_gen.py:117 IND CLOCK 269994
2025-03-12 07:04:54 [DEBUG] clck_gen.py:117 IND CLOCK 270096
2025-03-12 07:04:54 [DEBUG] clck_gen.py:117 IND CLOCK 270198
2025-03-12 07:04:54 [DEBUG] clck_gen.py:117 IND CLOCK 270300
2025-03-12 07:04:55 [DEBUG] clck_gen.py:117 IND CLOCK 270402
2025-03-12 07:04:55 [DEBUG] clck_gen.py:117 IND CLOCK 270504
2025-03-12 07:04:56 [DEBUG] clck_gen.py:117 IND CLOCK 270606
2025-03-12 07:04:56 [DEBUG] clck_gen.py:117 IND CLOCK 270708
2025-03-12 07:04:57 [DEBUG] clck_gen.py:117 IND CLOCK 270810
2025-03-12 07:04:57 [DEBUG] clck_gen.py:117 IND CLOCK 270912
2025-03-12 07:04:58 [DEBUG] clck_gen.py:117 IND CLOCK 271014
2025-03-12 07:04:58 [DEBUG] clck_gen.py:117 IND CLOCK 271116
2025-03-12 07:04:59 [DEBUG] clck_gen.py:117 IND CLOCK 271218
2025-03-12 07:04:59 [DEBUG] clck_gen.py:117 IND CLOCK 271320
2025-03-12 07:05:00 [DEBUG] clck_gen.py:117 IND CLOCK 271422
2025-03-12 07:05:00 [DEBUG] clck_gen.py:117 IND CLOCK 271524
2025-03-12 07:05:01 [DEBUG] clck_gen.py:117 IND CLOCK 271626
2025-03-12 07:05:01 [DEBUG] clck_gen.py:117 IND CLOCK 271728
2025-03-12 07:05:02 [DEBUG] clck_gen.py:117 IND CLOCK 271830
2025-03-12 07:05:02 [DEBUG] clck_gen.py:117 IND CLOCK 271932
2025-03-12 07:05:02 [DEBUG] clck_gen.py:117 IND CLOCK 272034
2025-03-12 07:05:03 [DEBUG] clck_gen.py:117 IND CLOCK 272136
2025-03-12 07:05:03 [DEBUG] clck_gen.py:117 IND CLOCK 272238
2025-03-12 07:05:04 [DEBUG] clck_gen.py:117 IND CLOCK 272340
2025-03-12 07:05:04 [DEBUG] clck_gen.py:117 IND CLOCK 272442
2025-03-12 07:05:05 [DEBUG] clck_gen.py:117 IND CLOCK 272544
2025-03-12 07:05:05 [DEBUG] clck_gen.py:117 IND CLOCK 272646
2025-03-12 07:05:06 [DEBUG] clck_gen.py:117 IND CLOCK 272748
2025-03-12 07:05:06 [DEBUG] clck_gen.py:117 IND CLOCK 272850
2025-03-12 07:05:07 [DEBUG] clck_gen.py:117 IND CLOCK 272952
2025-03-12 07:05:07 [DEBUG] clck_gen.py:117 IND CLOCK 273054
2025-03-12 07:05:08 [DEBUG] clck_gen.py:117 IND CLOCK 273156
2025-03-12 07:05:08 [DEBUG] clck_gen.py:117 IND CLOCK 273258
2025-03-12 07:05:09 [DEBUG] clck_gen.py:117 IND CLOCK 273360
2025-03-12 07:05:09 [DEBUG] clck_gen.py:117 IND CLOCK 273462
2025-03-12 07:05:10 [DEBUG] clck_gen.py:117 IND CLOCK 273564
2025-03-12 07:05:10 [DEBUG] clck_gen.py:117 IND CLOCK 273666
2025-03-12 07:05:10 [DEBUG] clck_gen.py:117 IND CLOCK 273768
2025-03-12 07:05:11 [DEBUG] clck_gen.py:117 IND CLOCK 273870
2025-03-12 07:05:11 [DEBUG] clck_gen.py:117 IND CLOCK 273972
2025-03-12 07:05:12 [DEBUG] clck_gen.py:117 IND CLOCK 274074
2025-03-12 07:05:12 [DEBUG] clck_gen.py:117 IND CLOCK 274176
2025-03-12 07:05:13 [DEBUG] clck_gen.py:117 IND CLOCK 274278
2025-03-12 07:05:13 [DEBUG] clck_gen.py:117 IND CLOCK 274380
2025-03-12 07:05:14 [DEBUG] clck_gen.py:117 IND CLOCK 274482
2025-03-12 07:05:14 [DEBUG] clck_gen.py:117 IND CLOCK 274584
2025-03-12 07:05:15 [DEBUG] clck_gen.py:117 IND CLOCK 274686
2025-03-12 07:05:15 [DEBUG] clck_gen.py:117 IND CLOCK 274788
2025-03-12 07:05:16 [DEBUG] clck_gen.py:117 IND CLOCK 274890
2025-03-12 07:05:16 [DEBUG] clck_gen.py:117 IND CLOCK 274992
2025-03-12 07:05:17 [DEBUG] clck_gen.py:117 IND CLOCK 275094
2025-03-12 07:05:17 [DEBUG] clck_gen.py:117 IND CLOCK 275196
2025-03-12 07:05:18 [DEBUG] clck_gen.py:117 IND CLOCK 275298
2025-03-12 07:05:18 [DEBUG] clck_gen.py:117 IND CLOCK 275400
2025-03-12 07:05:18 [DEBUG] clck_gen.py:117 IND CLOCK 275502
2025-03-12 07:05:19 [DEBUG] clck_gen.py:117 IND CLOCK 275604
2025-03-12 07:05:19 [DEBUG] clck_gen.py:117 IND CLOCK 275706
2025-03-12 07:05:20 [DEBUG] clck_gen.py:117 IND CLOCK 275808
2025-03-12 07:05:20 [DEBUG] clck_gen.py:117 IND CLOCK 275910
2025-03-12 07:05:21 [DEBUG] clck_gen.py:117 IND CLOCK 276012
2025-03-12 07:05:21 [DEBUG] clck_gen.py:117 IND CLOCK 276114
2025-03-12 07:05:22 [DEBUG] clck_gen.py:117 IND CLOCK 276216
2025-03-12 07:05:22 [DEBUG] clck_gen.py:117 IND CLOCK 276318
2025-03-12 07:05:23 [DEBUG] clck_gen.py:117 IND CLOCK 276420
2025-03-12 07:05:23 [DEBUG] clck_gen.py:117 IND CLOCK 276522
2025-03-12 07:05:24 [DEBUG] clck_gen.py:117 IND CLOCK 276624
2025-03-12 07:05:24 [DEBUG] clck_gen.py:117 IND CLOCK 276726
2025-03-12 07:05:25 [DEBUG] clck_gen.py:117 IND CLOCK 276828
2025-03-12 07:05:25 [DEBUG] clck_gen.py:117 IND CLOCK 276930
2025-03-12 07:05:26 [DEBUG] clck_gen.py:117 IND CLOCK 277032
2025-03-12 07:05:26 [DEBUG] clck_gen.py:117 IND CLOCK 277134
2025-03-12 07:05:26 [DEBUG] clck_gen.py:117 IND CLOCK 277236
2025-03-12 07:05:27 [DEBUG] clck_gen.py:117 IND CLOCK 277338
2025-03-12 07:05:27 [DEBUG] clck_gen.py:117 IND CLOCK 277440
2025-03-12 07:05:28 [DEBUG] clck_gen.py:117 IND CLOCK 277542
2025-03-12 07:05:28 [DEBUG] clck_gen.py:117 IND CLOCK 277644
2025-03-12 07:05:29 [DEBUG] clck_gen.py:117 IND CLOCK 277746
2025-03-12 07:05:29 [DEBUG] clck_gen.py:117 IND CLOCK 277848
2025-03-12 07:05:30 [DEBUG] clck_gen.py:117 IND CLOCK 277950
2025-03-12 07:05:30 [DEBUG] clck_gen.py:117 IND CLOCK 278052
2025-03-12 07:05:31 [DEBUG] clck_gen.py:117 IND CLOCK 278154
2025-03-12 07:05:31 [DEBUG] clck_gen.py:117 IND CLOCK 278256
2025-03-12 07:05:32 [DEBUG] clck_gen.py:117 IND CLOCK 278358
2025-03-12 07:05:32 [DEBUG] clck_gen.py:117 IND CLOCK 278460
2025-03-12 07:05:33 [DEBUG] clck_gen.py:117 IND CLOCK 278562
2025-03-12 07:05:33 [DEBUG] clck_gen.py:117 IND CLOCK 278664
2025-03-12 07:05:34 [DEBUG] clck_gen.py:117 IND CLOCK 278766
2025-03-12 07:05:34 [DEBUG] clck_gen.py:117 IND CLOCK 278868
2025-03-12 07:05:34 [DEBUG] clck_gen.py:117 IND CLOCK 278970
2025-03-12 07:05:35 [DEBUG] clck_gen.py:117 IND CLOCK 279072
2025-03-12 07:05:35 [DEBUG] clck_gen.py:117 IND CLOCK 279174
2025-03-12 07:05:36 [DEBUG] clck_gen.py:117 IND CLOCK 279276
2025-03-12 07:05:36 [DEBUG] clck_gen.py:117 IND CLOCK 279378
2025-03-12 07:05:37 [DEBUG] clck_gen.py:117 IND CLOCK 279480
2025-03-12 07:05:37 [DEBUG] clck_gen.py:117 IND CLOCK 279582
2025-03-12 07:05:38 [DEBUG] clck_gen.py:117 IND CLOCK 279684
2025-03-12 07:05:38 [DEBUG] clck_gen.py:117 IND CLOCK 279786
2025-03-12 07:05:39 [DEBUG] clck_gen.py:117 IND CLOCK 279888
2025-03-12 07:05:39 [DEBUG] clck_gen.py:117 IND CLOCK 279990
2025-03-12 07:05:40 [DEBUG] clck_gen.py:117 IND CLOCK 280092
2025-03-12 07:05:40 [DEBUG] clck_gen.py:117 IND CLOCK 280194
2025-03-12 07:05:41 [DEBUG] clck_gen.py:117 IND CLOCK 280296
2025-03-12 07:05:41 [DEBUG] clck_gen.py:117 IND CLOCK 280398
2025-03-12 07:05:42 [DEBUG] clck_gen.py:117 IND CLOCK 280500
2025-03-12 07:05:42 [DEBUG] clck_gen.py:117 IND CLOCK 280602
2025-03-12 07:05:42 [DEBUG] clck_gen.py:117 IND CLOCK 280704
2025-03-12 07:05:43 [DEBUG] clck_gen.py:117 IND CLOCK 280806
2025-03-12 07:05:43 [DEBUG] clck_gen.py:117 IND CLOCK 280908
2025-03-12 07:05:44 [DEBUG] clck_gen.py:117 IND CLOCK 281010
2025-03-12 07:05:44 [DEBUG] clck_gen.py:117 IND CLOCK 281112
2025-03-12 07:05:45 [DEBUG] clck_gen.py:117 IND CLOCK 281214
2025-03-12 07:05:45 [DEBUG] clck_gen.py:117 IND CLOCK 281316
2025-03-12 07:05:46 [DEBUG] clck_gen.py:117 IND CLOCK 281418
2025-03-12 07:05:46 [DEBUG] clck_gen.py:117 IND CLOCK 281520
2025-03-12 07:05:47 [DEBUG] clck_gen.py:117 IND CLOCK 281622
2025-03-12 07:05:47 [DEBUG] clck_gen.py:117 IND CLOCK 281724
2025-03-12 07:05:48 [DEBUG] clck_gen.py:117 IND CLOCK 281826
2025-03-12 07:05:48 [DEBUG] clck_gen.py:117 IND CLOCK 281928
2025-03-12 07:05:49 [DEBUG] clck_gen.py:117 IND CLOCK 282030
2025-03-12 07:05:49 [DEBUG] clck_gen.py:117 IND CLOCK 282132
2025-03-12 07:05:50 [DEBUG] clck_gen.py:117 IND CLOCK 282234
2025-03-12 07:05:50 [DEBUG] clck_gen.py:117 IND CLOCK 282336
2025-03-12 07:05:50 [DEBUG] clck_gen.py:117 IND CLOCK 282438
2025-03-12 07:05:51 [DEBUG] clck_gen.py:117 IND CLOCK 282540
2025-03-12 07:05:51 [DEBUG] clck_gen.py:117 IND CLOCK 282642
2025-03-12 07:05:52 [DEBUG] clck_gen.py:117 IND CLOCK 282744
2025-03-12 07:05:52 [DEBUG] clck_gen.py:117 IND CLOCK 282846
2025-03-12 07:05:53 [DEBUG] clck_gen.py:117 IND CLOCK 282948
2025-03-12 07:05:53 [DEBUG] clck_gen.py:117 IND CLOCK 283050
2025-03-12 07:05:54 [DEBUG] clck_gen.py:117 IND CLOCK 283152
2025-03-12 07:05:54 [DEBUG] clck_gen.py:117 IND CLOCK 283254
2025-03-12 07:05:55 [DEBUG] clck_gen.py:117 IND CLOCK 283356
2025-03-12 07:05:55 [DEBUG] clck_gen.py:117 IND CLOCK 283458
2025-03-12 07:05:56 [DEBUG] clck_gen.py:117 IND CLOCK 283560
2025-03-12 07:05:56 [DEBUG] clck_gen.py:117 IND CLOCK 283662
2025-03-12 07:05:57 [DEBUG] clck_gen.py:117 IND CLOCK 283764
2025-03-12 07:05:57 [DEBUG] clck_gen.py:117 IND CLOCK 283866
2025-03-12 07:05:58 [DEBUG] clck_gen.py:117 IND CLOCK 283968
2025-03-12 07:05:58 [DEBUG] clck_gen.py:117 IND CLOCK 284070
2025-03-12 07:05:58 [DEBUG] clck_gen.py:117 IND CLOCK 284172
2025-03-12 07:05:59 [DEBUG] clck_gen.py:117 IND CLOCK 284274
2025-03-12 07:05:59 [DEBUG] clck_gen.py:117 IND CLOCK 284376
2025-03-12 07:06:00 [DEBUG] clck_gen.py:117 IND CLOCK 284478
2025-03-12 07:06:00 [DEBUG] clck_gen.py:117 IND CLOCK 284580
2025-03-12 07:06:01 [DEBUG] clck_gen.py:117 IND CLOCK 284682
2025-03-12 07:06:01 [DEBUG] clck_gen.py:117 IND CLOCK 284784
2025-03-12 07:06:02 [DEBUG] clck_gen.py:117 IND CLOCK 284886
2025-03-12 07:06:02 [DEBUG] clck_gen.py:117 IND CLOCK 284988
2025-03-12 07:06:03 [DEBUG] clck_gen.py:117 IND CLOCK 285090
2025-03-12 07:06:03 [DEBUG] clck_gen.py:117 IND CLOCK 285192
2025-03-12 07:06:04 [DEBUG] clck_gen.py:117 IND CLOCK 285294
2025-03-12 07:06:04 [DEBUG] clck_gen.py:117 IND CLOCK 285396
2025-03-12 07:06:05 [DEBUG] clck_gen.py:117 IND CLOCK 285498
2025-03-12 07:06:05 [DEBUG] clck_gen.py:117 IND CLOCK 285600
2025-03-12 07:06:06 [DEBUG] clck_gen.py:117 IND CLOCK 285702
2025-03-12 07:06:06 [DEBUG] clck_gen.py:117 IND CLOCK 285804
2025-03-12 07:06:06 [DEBUG] clck_gen.py:117 IND CLOCK 285906
2025-03-12 07:06:07 [DEBUG] clck_gen.py:117 IND CLOCK 286008
2025-03-12 07:06:07 [DEBUG] clck_gen.py:117 IND CLOCK 286110
2025-03-12 07:06:08 [DEBUG] clck_gen.py:117 IND CLOCK 286212
2025-03-12 07:06:08 [DEBUG] clck_gen.py:117 IND CLOCK 286314
2025-03-12 07:06:09 [DEBUG] clck_gen.py:117 IND CLOCK 286416
2025-03-12 07:06:09 [DEBUG] clck_gen.py:117 IND CLOCK 286518
2025-03-12 07:06:10 [DEBUG] clck_gen.py:117 IND CLOCK 286620
2025-03-12 07:06:10 [DEBUG] clck_gen.py:117 IND CLOCK 286722
2025-03-12 07:06:11 [DEBUG] clck_gen.py:117 IND CLOCK 286824
2025-03-12 07:06:11 [DEBUG] clck_gen.py:117 IND CLOCK 286926
2025-03-12 07:06:12 [DEBUG] clck_gen.py:117 IND CLOCK 287028
2025-03-12 07:06:12 [DEBUG] clck_gen.py:117 IND CLOCK 287130
2025-03-12 07:06:13 [DEBUG] clck_gen.py:117 IND CLOCK 287232
2025-03-12 07:06:13 [DEBUG] clck_gen.py:117 IND CLOCK 287334
2025-03-12 07:06:14 [DEBUG] clck_gen.py:117 IND CLOCK 287436
2025-03-12 07:06:14 [DEBUG] clck_gen.py:117 IND CLOCK 287538
2025-03-12 07:06:15 [DEBUG] clck_gen.py:117 IND CLOCK 287640
2025-03-12 07:06:15 [DEBUG] clck_gen.py:117 IND CLOCK 287742
2025-03-12 07:06:15 [DEBUG] clck_gen.py:117 IND CLOCK 287844
2025-03-12 07:06:16 [DEBUG] clck_gen.py:117 IND CLOCK 287946
2025-03-12 07:06:16 [DEBUG] clck_gen.py:117 IND CLOCK 288048
2025-03-12 07:06:17 [DEBUG] clck_gen.py:117 IND CLOCK 288150
2025-03-12 07:06:17 [DEBUG] clck_gen.py:117 IND CLOCK 288252
2025-03-12 07:06:18 [DEBUG] clck_gen.py:117 IND CLOCK 288354
2025-03-12 07:06:18 [DEBUG] clck_gen.py:117 IND CLOCK 288456
2025-03-12 07:06:19 [DEBUG] clck_gen.py:117 IND CLOCK 288558
2025-03-12 07:06:19 [DEBUG] clck_gen.py:117 IND CLOCK 288660
2025-03-12 07:06:20 [DEBUG] clck_gen.py:117 IND CLOCK 288762
2025-03-12 07:06:20 [DEBUG] clck_gen.py:117 IND CLOCK 288864
2025-03-12 07:06:21 [DEBUG] clck_gen.py:117 IND CLOCK 288966
2025-03-12 07:06:21 [DEBUG] clck_gen.py:117 IND CLOCK 289068
2025-03-12 07:06:22 [DEBUG] clck_gen.py:117 IND CLOCK 289170
2025-03-12 07:06:22 [DEBUG] clck_gen.py:117 IND CLOCK 289272
2025-03-12 07:06:23 [DEBUG] clck_gen.py:117 IND CLOCK 289374
2025-03-12 07:06:23 [DEBUG] clck_gen.py:117 IND CLOCK 289476
2025-03-12 07:06:23 [DEBUG] clck_gen.py:117 IND CLOCK 289578
2025-03-12 07:06:24 [DEBUG] clck_gen.py:117 IND CLOCK 289680
2025-03-12 07:06:24 [DEBUG] clck_gen.py:117 IND CLOCK 289782
2025-03-12 07:06:25 [DEBUG] clck_gen.py:117 IND CLOCK 289884
2025-03-12 07:06:25 [DEBUG] clck_gen.py:117 IND CLOCK 289986
2025-03-12 07:06:26 [DEBUG] clck_gen.py:117 IND CLOCK 290088
2025-03-12 07:06:26 [DEBUG] clck_gen.py:117 IND CLOCK 290190
2025-03-12 07:06:27 [DEBUG] clck_gen.py:117 IND CLOCK 290292
2025-03-12 07:06:27 [DEBUG] clck_gen.py:117 IND CLOCK 290394
2025-03-12 07:06:28 [DEBUG] clck_gen.py:117 IND CLOCK 290496
2025-03-12 07:06:28 [DEBUG] clck_gen.py:117 IND CLOCK 290598
2025-03-12 07:06:29 [DEBUG] clck_gen.py:117 IND CLOCK 290700
2025-03-12 07:06:29 [DEBUG] clck_gen.py:117 IND CLOCK 290802
2025-03-12 07:06:30 [DEBUG] clck_gen.py:117 IND CLOCK 290904
2025-03-12 07:06:30 [DEBUG] clck_gen.py:117 IND CLOCK 291006
2025-03-12 07:06:31 [DEBUG] clck_gen.py:117 IND CLOCK 291108
2025-03-12 07:06:31 [DEBUG] clck_gen.py:117 IND CLOCK 291210
2025-03-12 07:06:31 [DEBUG] clck_gen.py:117 IND CLOCK 291312
2025-03-12 07:06:32 [DEBUG] clck_gen.py:117 IND CLOCK 291414
2025-03-12 07:06:32 [DEBUG] clck_gen.py:117 IND CLOCK 291516
2025-03-12 07:06:33 [DEBUG] clck_gen.py:117 IND CLOCK 291618
2025-03-12 07:06:33 [DEBUG] clck_gen.py:117 IND CLOCK 291720
2025-03-12 07:06:34 [DEBUG] clck_gen.py:117 IND CLOCK 291822
2025-03-12 07:06:34 [DEBUG] clck_gen.py:117 IND CLOCK 291924
2025-03-12 07:06:35 [DEBUG] clck_gen.py:117 IND CLOCK 292026
2025-03-12 07:06:35 [DEBUG] clck_gen.py:117 IND CLOCK 292128
2025-03-12 07:06:36 [DEBUG] clck_gen.py:117 IND CLOCK 292230
2025-03-12 07:06:36 [DEBUG] clck_gen.py:117 IND CLOCK 292332
2025-03-12 07:06:37 [DEBUG] clck_gen.py:117 IND CLOCK 292434
2025-03-12 07:06:37 [DEBUG] clck_gen.py:117 IND CLOCK 292536
2025-03-12 07:06:38 [DEBUG] clck_gen.py:117 IND CLOCK 292638
2025-03-12 07:06:38 [DEBUG] clck_gen.py:117 IND CLOCK 292740
2025-03-12 07:06:39 [DEBUG] clck_gen.py:117 IND CLOCK 292842
2025-03-12 07:06:39 [DEBUG] clck_gen.py:117 IND CLOCK 292944
2025-03-12 07:06:39 [DEBUG] clck_gen.py:117 IND CLOCK 293046
2025-03-12 07:06:40 [DEBUG] clck_gen.py:117 IND CLOCK 293148
2025-03-12 07:06:40 [DEBUG] clck_gen.py:117 IND CLOCK 293250
2025-03-12 07:06:41 [DEBUG] clck_gen.py:117 IND CLOCK 293352
2025-03-12 07:06:41 [DEBUG] clck_gen.py:117 IND CLOCK 293454
2025-03-12 07:06:42 [DEBUG] clck_gen.py:117 IND CLOCK 293556
2025-03-12 07:06:42 [DEBUG] clck_gen.py:117 IND CLOCK 293658
2025-03-12 07:06:43 [DEBUG] clck_gen.py:117 IND CLOCK 293760
2025-03-12 07:06:43 [DEBUG] clck_gen.py:117 IND CLOCK 293862
2025-03-12 07:06:44 [DEBUG] clck_gen.py:117 IND CLOCK 293964
2025-03-12 07:06:44 [DEBUG] clck_gen.py:117 IND CLOCK 294066
2025-03-12 07:06:45 [DEBUG] clck_gen.py:117 IND CLOCK 294168
2025-03-12 07:06:45 [DEBUG] clck_gen.py:117 IND CLOCK 294270
2025-03-12 07:06:46 [DEBUG] clck_gen.py:117 IND CLOCK 294372
2025-03-12 07:06:46 [DEBUG] clck_gen.py:117 IND CLOCK 294474
2025-03-12 07:06:47 [DEBUG] clck_gen.py:117 IND CLOCK 294576
2025-03-12 07:06:47 [DEBUG] clck_gen.py:117 IND CLOCK 294678
2025-03-12 07:06:47 [DEBUG] clck_gen.py:117 IND CLOCK 294780
2025-03-12 07:06:48 [DEBUG] clck_gen.py:117 IND CLOCK 294882
2025-03-12 07:06:48 [DEBUG] clck_gen.py:117 IND CLOCK 294984
2025-03-12 07:06:49 [DEBUG] clck_gen.py:117 IND CLOCK 295086
2025-03-12 07:06:49 [DEBUG] clck_gen.py:117 IND CLOCK 295188
2025-03-12 07:06:50 [DEBUG] clck_gen.py:117 IND CLOCK 295290
2025-03-12 07:06:50 [DEBUG] clck_gen.py:117 IND CLOCK 295392
2025-03-12 07:06:51 [DEBUG] clck_gen.py:117 IND CLOCK 295494
2025-03-12 07:06:51 [DEBUG] clck_gen.py:117 IND CLOCK 295596
2025-03-12 07:06:52 [DEBUG] clck_gen.py:117 IND CLOCK 295698
2025-03-12 07:06:52 [DEBUG] clck_gen.py:117 IND CLOCK 295800
2025-03-12 07:06:53 [DEBUG] clck_gen.py:117 IND CLOCK 295902
2025-03-12 07:06:53 [DEBUG] clck_gen.py:117 IND CLOCK 296004
2025-03-12 07:06:54 [DEBUG] clck_gen.py:117 IND CLOCK 296106
2025-03-12 07:06:54 [DEBUG] clck_gen.py:117 IND CLOCK 296208
2025-03-12 07:06:55 [DEBUG] clck_gen.py:117 IND CLOCK 296310
2025-03-12 07:06:55 [DEBUG] clck_gen.py:117 IND CLOCK 296412
2025-03-12 07:06:55 [DEBUG] clck_gen.py:117 IND CLOCK 296514
2025-03-12 07:06:56 [DEBUG] clck_gen.py:117 IND CLOCK 296616
2025-03-12 07:06:56 [DEBUG] clck_gen.py:117 IND CLOCK 296718
2025-03-12 07:06:57 [DEBUG] clck_gen.py:117 IND CLOCK 296820
2025-03-12 07:06:57 [DEBUG] clck_gen.py:117 IND CLOCK 296922
2025-03-12 07:06:58 [DEBUG] clck_gen.py:117 IND CLOCK 297024
2025-03-12 07:06:58 [DEBUG] clck_gen.py:117 IND CLOCK 297126
2025-03-12 07:06:59 [DEBUG] clck_gen.py:117 IND CLOCK 297228
2025-03-12 07:06:59 [DEBUG] clck_gen.py:117 IND CLOCK 297330
2025-03-12 07:07:00 [DEBUG] clck_gen.py:117 IND CLOCK 297432
2025-03-12 07:07:00 [DEBUG] clck_gen.py:117 IND CLOCK 297534
2025-03-12 07:07:01 [DEBUG] clck_gen.py:117 IND CLOCK 297636
2025-03-12 07:07:01 [DEBUG] clck_gen.py:117 IND CLOCK 297738
2025-03-12 07:07:02 [DEBUG] clck_gen.py:117 IND CLOCK 297840
2025-03-12 07:07:02 [DEBUG] clck_gen.py:117 IND CLOCK 297942
2025-03-12 07:07:03 [DEBUG] clck_gen.py:117 IND CLOCK 298044
2025-03-12 07:07:03 [DEBUG] clck_gen.py:117 IND CLOCK 298146
2025-03-12 07:07:03 [DEBUG] clck_gen.py:117 IND CLOCK 298248
2025-03-12 07:07:04 [DEBUG] clck_gen.py:117 IND CLOCK 298350
2025-03-12 07:07:04 [DEBUG] clck_gen.py:117 IND CLOCK 298452
2025-03-12 07:07:05 [DEBUG] clck_gen.py:117 IND CLOCK 298554
2025-03-12 07:07:05 [DEBUG] clck_gen.py:117 IND CLOCK 298656
2025-03-12 07:07:06 [DEBUG] clck_gen.py:117 IND CLOCK 298758
2025-03-12 07:07:06 [DEBUG] clck_gen.py:117 IND CLOCK 298860
2025-03-12 07:07:07 [DEBUG] clck_gen.py:117 IND CLOCK 298962
2025-03-12 07:07:07 [DEBUG] clck_gen.py:117 IND CLOCK 299064
2025-03-12 07:07:08 [DEBUG] clck_gen.py:117 IND CLOCK 299166
2025-03-12 07:07:08 [DEBUG] clck_gen.py:117 IND CLOCK 299268
2025-03-12 07:07:09 [DEBUG] clck_gen.py:117 IND CLOCK 299370
2025-03-12 07:07:09 [DEBUG] clck_gen.py:117 IND CLOCK 299472
2025-03-12 07:07:10 [DEBUG] clck_gen.py:117 IND CLOCK 299574
2025-03-12 07:07:10 [DEBUG] clck_gen.py:117 IND CLOCK 299676
2025-03-12 07:07:11 [DEBUG] clck_gen.py:117 IND CLOCK 299778
2025-03-12 07:07:11 [DEBUG] clck_gen.py:117 IND CLOCK 299880
2025-03-12 07:07:11 [DEBUG] clck_gen.py:117 IND CLOCK 299982
2025-03-12 07:07:12 [DEBUG] clck_gen.py:117 IND CLOCK 300084
2025-03-12 07:07:12 [DEBUG] clck_gen.py:117 IND CLOCK 300186
2025-03-12 07:07:13 [DEBUG] clck_gen.py:117 IND CLOCK 300288
2025-03-12 07:07:13 [DEBUG] clck_gen.py:117 IND CLOCK 300390
2025-03-12 07:07:14 [DEBUG] clck_gen.py:117 IND CLOCK 300492
2025-03-12 07:07:14 [DEBUG] clck_gen.py:117 IND CLOCK 300594
2025-03-12 07:07:15 [DEBUG] clck_gen.py:117 IND CLOCK 300696
2025-03-12 07:07:15 [DEBUG] clck_gen.py:117 IND CLOCK 300798
2025-03-12 07:07:16 [DEBUG] clck_gen.py:117 IND CLOCK 300900
2025-03-12 07:07:16 [DEBUG] clck_gen.py:117 IND CLOCK 301002
2025-03-12 07:07:17 [DEBUG] clck_gen.py:117 IND CLOCK 301104
2025-03-12 07:07:17 [DEBUG] clck_gen.py:117 IND CLOCK 301206
2025-03-12 07:07:18 [DEBUG] clck_gen.py:117 IND CLOCK 301308
2025-03-12 07:07:18 [DEBUG] clck_gen.py:117 IND CLOCK 301410
2025-03-12 07:07:19 [DEBUG] clck_gen.py:117 IND CLOCK 301512
2025-03-12 07:07:19 [DEBUG] clck_gen.py:117 IND CLOCK 301614
2025-03-12 07:07:19 [DEBUG] clck_gen.py:117 IND CLOCK 301716
2025-03-12 07:07:20 [DEBUG] clck_gen.py:117 IND CLOCK 301818
2025-03-12 07:07:20 [DEBUG] clck_gen.py:117 IND CLOCK 301920
2025-03-12 07:07:21 [DEBUG] clck_gen.py:117 IND CLOCK 302022
2025-03-12 07:07:21 [DEBUG] clck_gen.py:117 IND CLOCK 302124
2025-03-12 07:07:22 [DEBUG] clck_gen.py:117 IND CLOCK 302226
2025-03-12 07:07:22 [DEBUG] clck_gen.py:117 IND CLOCK 302328
2025-03-12 07:07:23 [DEBUG] clck_gen.py:117 IND CLOCK 302430
2025-03-12 07:07:23 [DEBUG] clck_gen.py:117 IND CLOCK 302532
2025-03-12 07:07:24 [DEBUG] clck_gen.py:117 IND CLOCK 302634
2025-03-12 07:07:24 [DEBUG] clck_gen.py:117 IND CLOCK 302736
2025-03-12 07:07:25 [DEBUG] clck_gen.py:117 IND CLOCK 302838
2025-03-12 07:07:25 [DEBUG] clck_gen.py:117 IND CLOCK 302940
2025-03-12 07:07:26 [DEBUG] clck_gen.py:117 IND CLOCK 303042
2025-03-12 07:07:26 [DEBUG] clck_gen.py:117 IND CLOCK 303144
2025-03-12 07:07:27 [DEBUG] clck_gen.py:117 IND CLOCK 303246
2025-03-12 07:07:27 [DEBUG] clck_gen.py:117 IND CLOCK 303348
2025-03-12 07:07:27 [DEBUG] clck_gen.py:117 IND CLOCK 303450
2025-03-12 07:07:28 [DEBUG] clck_gen.py:117 IND CLOCK 303552
2025-03-12 07:07:28 [DEBUG] clck_gen.py:117 IND CLOCK 303654
2025-03-12 07:07:29 [DEBUG] clck_gen.py:117 IND CLOCK 303756
2025-03-12 07:07:29 [DEBUG] clck_gen.py:117 IND CLOCK 303858
2025-03-12 07:07:30 [DEBUG] clck_gen.py:117 IND CLOCK 303960
2025-03-12 07:07:30 [DEBUG] clck_gen.py:117 IND CLOCK 304062
2025-03-12 07:07:31 [DEBUG] clck_gen.py:117 IND CLOCK 304164
2025-03-12 07:07:31 [DEBUG] clck_gen.py:117 IND CLOCK 304266
2025-03-12 07:07:32 [DEBUG] clck_gen.py:117 IND CLOCK 304368
2025-03-12 07:07:32 [DEBUG] clck_gen.py:117 IND CLOCK 304470
2025-03-12 07:07:33 [DEBUG] clck_gen.py:117 IND CLOCK 304572
2025-03-12 07:07:33 [DEBUG] clck_gen.py:117 IND CLOCK 304674
2025-03-12 07:07:34 [DEBUG] clck_gen.py:117 IND CLOCK 304776
2025-03-12 07:07:34 [DEBUG] clck_gen.py:117 IND CLOCK 304878
2025-03-12 07:07:35 [DEBUG] clck_gen.py:117 IND CLOCK 304980
2025-03-12 07:07:35 [DEBUG] clck_gen.py:117 IND CLOCK 305082
2025-03-12 07:07:35 [DEBUG] clck_gen.py:117 IND CLOCK 305184
2025-03-12 07:07:36 [DEBUG] clck_gen.py:117 IND CLOCK 305286
2025-03-12 07:07:36 [DEBUG] clck_gen.py:117 IND CLOCK 305388
2025-03-12 07:07:37 [DEBUG] clck_gen.py:117 IND CLOCK 305490
2025-03-12 07:07:37 [DEBUG] clck_gen.py:117 IND CLOCK 305592
2025-03-12 07:07:38 [DEBUG] clck_gen.py:117 IND CLOCK 305694
2025-03-12 07:07:38 [DEBUG] clck_gen.py:117 IND CLOCK 305796
2025-03-12 07:07:39 [DEBUG] clck_gen.py:117 IND CLOCK 305898
2025-03-12 07:07:39 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -223us; resetting the clock
2025-03-12 07:07:39 [DEBUG] clck_gen.py:117 IND CLOCK 306000
2025-03-12 07:07:40 [DEBUG] clck_gen.py:117 IND CLOCK 306102
2025-03-12 07:07:40 [DEBUG] clck_gen.py:117 IND CLOCK 306204
2025-03-12 07:07:41 [DEBUG] clck_gen.py:117 IND CLOCK 306306
2025-03-12 07:07:41 [DEBUG] clck_gen.py:117 IND CLOCK 306408
2025-03-12 07:07:42 [DEBUG] clck_gen.py:117 IND CLOCK 306510
2025-03-12 07:07:42 [DEBUG] clck_gen.py:117 IND CLOCK 306612
2025-03-12 07:07:43 [DEBUG] clck_gen.py:117 IND CLOCK 306714
2025-03-12 07:07:43 [DEBUG] clck_gen.py:117 IND CLOCK 306816
2025-03-12 07:07:43 [DEBUG] clck_gen.py:117 IND CLOCK 306918
2025-03-12 07:07:44 [DEBUG] clck_gen.py:117 IND CLOCK 307020
2025-03-12 07:07:44 [DEBUG] clck_gen.py:117 IND CLOCK 307122
2025-03-12 07:07:45 [DEBUG] clck_gen.py:117 IND CLOCK 307224
2025-03-12 07:07:45 [DEBUG] clck_gen.py:117 IND CLOCK 307326
2025-03-12 07:07:46 [DEBUG] clck_gen.py:117 IND CLOCK 307428
2025-03-12 07:07:46 [DEBUG] clck_gen.py:117 IND CLOCK 307530
2025-03-12 07:07:47 [DEBUG] clck_gen.py:117 IND CLOCK 307632
2025-03-12 07:07:47 [DEBUG] clck_gen.py:117 IND CLOCK 307734
2025-03-12 07:07:48 [DEBUG] clck_gen.py:117 IND CLOCK 307836
2025-03-12 07:07:48 [DEBUG] clck_gen.py:117 IND CLOCK 307938
2025-03-12 07:07:49 [DEBUG] clck_gen.py:117 IND CLOCK 308040
2025-03-12 07:07:49 [DEBUG] clck_gen.py:117 IND CLOCK 308142
2025-03-12 07:07:50 [DEBUG] clck_gen.py:117 IND CLOCK 308244
2025-03-12 07:07:50 [DEBUG] clck_gen.py:117 IND CLOCK 308346
2025-03-12 07:07:51 [DEBUG] clck_gen.py:117 IND CLOCK 308448
2025-03-12 07:07:51 [DEBUG] clck_gen.py:117 IND CLOCK 308550
2025-03-12 07:07:51 [DEBUG] clck_gen.py:117 IND CLOCK 308652
2025-03-12 07:07:52 [DEBUG] clck_gen.py:117 IND CLOCK 308754
2025-03-12 07:07:52 [DEBUG] clck_gen.py:117 IND CLOCK 308856
2025-03-12 07:07:53 [DEBUG] clck_gen.py:117 IND CLOCK 308958
2025-03-12 07:07:53 [DEBUG] clck_gen.py:117 IND CLOCK 309060
2025-03-12 07:07:54 [DEBUG] clck_gen.py:117 IND CLOCK 309162
2025-03-12 07:07:54 [DEBUG] clck_gen.py:117 IND CLOCK 309264
2025-03-12 07:07:55 [DEBUG] clck_gen.py:117 IND CLOCK 309366
2025-03-12 07:07:55 [DEBUG] clck_gen.py:117 IND CLOCK 309468
2025-03-12 07:07:56 [DEBUG] clck_gen.py:117 IND CLOCK 309570
2025-03-12 07:07:56 [DEBUG] clck_gen.py:117 IND CLOCK 309672
2025-03-12 07:07:57 [DEBUG] clck_gen.py:117 IND CLOCK 309774
2025-03-12 07:07:57 [DEBUG] clck_gen.py:117 IND CLOCK 309876
2025-03-12 07:07:58 [DEBUG] clck_gen.py:117 IND CLOCK 309978
2025-03-12 07:07:58 [DEBUG] clck_gen.py:117 IND CLOCK 310080
2025-03-12 07:07:59 [DEBUG] clck_gen.py:117 IND CLOCK 310182
2025-03-12 07:07:59 [DEBUG] clck_gen.py:117 IND CLOCK 310284
2025-03-12 07:07:59 [DEBUG] clck_gen.py:117 IND CLOCK 310386
2025-03-12 07:08:00 [DEBUG] clck_gen.py:117 IND CLOCK 310488
2025-03-12 07:08:00 [DEBUG] clck_gen.py:117 IND CLOCK 310590
2025-03-12 07:08:01 [DEBUG] clck_gen.py:117 IND CLOCK 310692
2025-03-12 07:08:01 [DEBUG] clck_gen.py:117 IND CLOCK 310794
2025-03-12 07:08:02 [DEBUG] clck_gen.py:117 IND CLOCK 310896
2025-03-12 07:08:02 [DEBUG] clck_gen.py:117 IND CLOCK 310998
2025-03-12 07:08:03 [DEBUG] clck_gen.py:117 IND CLOCK 311100
2025-03-12 07:08:03 [DEBUG] clck_gen.py:117 IND CLOCK 311202
2025-03-12 07:08:04 [DEBUG] clck_gen.py:117 IND CLOCK 311304
2025-03-12 07:08:04 [DEBUG] clck_gen.py:117 IND CLOCK 311406
2025-03-12 07:08:05 [DEBUG] clck_gen.py:117 IND CLOCK 311508
2025-03-12 07:08:05 [DEBUG] clck_gen.py:117 IND CLOCK 311610
2025-03-12 07:08:06 [DEBUG] clck_gen.py:117 IND CLOCK 311712
2025-03-12 07:08:06 [DEBUG] clck_gen.py:117 IND CLOCK 311814
2025-03-12 07:08:07 [DEBUG] clck_gen.py:117 IND CLOCK 311916
2025-03-12 07:08:07 [DEBUG] clck_gen.py:117 IND CLOCK 312018
2025-03-12 07:08:07 [DEBUG] clck_gen.py:117 IND CLOCK 312120
2025-03-12 07:08:08 [DEBUG] clck_gen.py:117 IND CLOCK 312222
2025-03-12 07:08:08 [DEBUG] clck_gen.py:117 IND CLOCK 312324
2025-03-12 07:08:09 [DEBUG] clck_gen.py:117 IND CLOCK 312426
2025-03-12 07:08:09 [DEBUG] clck_gen.py:117 IND CLOCK 312528
2025-03-12 07:08:10 [DEBUG] clck_gen.py:117 IND CLOCK 312630
2025-03-12 07:08:10 [DEBUG] clck_gen.py:117 IND CLOCK 312732
2025-03-12 07:08:11 [DEBUG] clck_gen.py:117 IND CLOCK 312834
2025-03-12 07:08:11 [DEBUG] clck_gen.py:117 IND CLOCK 312936
2025-03-12 07:08:12 [DEBUG] clck_gen.py:117 IND CLOCK 313038
2025-03-12 07:08:12 [DEBUG] clck_gen.py:117 IND CLOCK 313140
2025-03-12 07:08:13 [DEBUG] clck_gen.py:117 IND CLOCK 313242
2025-03-12 07:08:13 [DEBUG] clck_gen.py:117 IND CLOCK 313344
2025-03-12 07:08:14 [DEBUG] clck_gen.py:117 IND CLOCK 313446
2025-03-12 07:08:14 [DEBUG] clck_gen.py:117 IND CLOCK 313548
2025-03-12 07:08:15 [DEBUG] clck_gen.py:117 IND CLOCK 313650
2025-03-12 07:08:15 [DEBUG] clck_gen.py:117 IND CLOCK 313752
2025-03-12 07:08:15 [DEBUG] clck_gen.py:117 IND CLOCK 313854
2025-03-12 07:08:16 [DEBUG] clck_gen.py:117 IND CLOCK 313956
2025-03-12 07:08:16 [DEBUG] clck_gen.py:117 IND CLOCK 314058
2025-03-12 07:08:17 [DEBUG] clck_gen.py:117 IND CLOCK 314160
2025-03-12 07:08:17 [DEBUG] clck_gen.py:117 IND CLOCK 314262
2025-03-12 07:08:18 [DEBUG] clck_gen.py:117 IND CLOCK 314364
2025-03-12 07:08:18 [DEBUG] clck_gen.py:117 IND CLOCK 314466
2025-03-12 07:08:19 [DEBUG] clck_gen.py:117 IND CLOCK 314568
2025-03-12 07:08:19 [DEBUG] clck_gen.py:117 IND CLOCK 314670
2025-03-12 07:08:20 [DEBUG] clck_gen.py:117 IND CLOCK 314772
2025-03-12 07:08:20 [DEBUG] clck_gen.py:117 IND CLOCK 314874
2025-03-12 07:08:21 [DEBUG] clck_gen.py:117 IND CLOCK 314976
2025-03-12 07:08:21 [DEBUG] clck_gen.py:117 IND CLOCK 315078
2025-03-12 07:08:22 [DEBUG] clck_gen.py:117 IND CLOCK 315180
2025-03-12 07:08:22 [DEBUG] clck_gen.py:117 IND CLOCK 315282
2025-03-12 07:08:23 [DEBUG] clck_gen.py:117 IND CLOCK 315384
2025-03-12 07:08:23 [DEBUG] clck_gen.py:117 IND CLOCK 315486
2025-03-12 07:08:23 [DEBUG] clck_gen.py:117 IND CLOCK 315588
2025-03-12 07:08:24 [DEBUG] clck_gen.py:117 IND CLOCK 315690
2025-03-12 07:08:24 [DEBUG] clck_gen.py:117 IND CLOCK 315792
2025-03-12 07:08:25 [DEBUG] clck_gen.py:117 IND CLOCK 315894
2025-03-12 07:08:25 [DEBUG] clck_gen.py:117 IND CLOCK 315996
2025-03-12 07:08:26 [DEBUG] clck_gen.py:117 IND CLOCK 316098
2025-03-12 07:08:26 [DEBUG] clck_gen.py:117 IND CLOCK 316200
2025-03-12 07:08:27 [DEBUG] clck_gen.py:117 IND CLOCK 316302
2025-03-12 07:08:27 [DEBUG] clck_gen.py:117 IND CLOCK 316404
2025-03-12 07:08:28 [DEBUG] clck_gen.py:117 IND CLOCK 316506
2025-03-12 07:08:28 [DEBUG] clck_gen.py:117 IND CLOCK 316608
2025-03-12 07:08:29 [DEBUG] clck_gen.py:117 IND CLOCK 316710
2025-03-12 07:08:29 [DEBUG] clck_gen.py:117 IND CLOCK 316812
2025-03-12 07:08:30 [DEBUG] clck_gen.py:117 IND CLOCK 316914
2025-03-12 07:08:30 [DEBUG] clck_gen.py:117 IND CLOCK 317016
2025-03-12 07:08:31 [DEBUG] clck_gen.py:117 IND CLOCK 317118
2025-03-12 07:08:31 [DEBUG] clck_gen.py:117 IND CLOCK 317220
2025-03-12 07:08:31 [DEBUG] clck_gen.py:117 IND CLOCK 317322
2025-03-12 07:08:32 [DEBUG] clck_gen.py:117 IND CLOCK 317424
2025-03-12 07:08:32 [DEBUG] clck_gen.py:117 IND CLOCK 317526
2025-03-12 07:08:33 [DEBUG] clck_gen.py:117 IND CLOCK 317628
2025-03-12 07:08:33 [DEBUG] clck_gen.py:117 IND CLOCK 317730
2025-03-12 07:08:34 [DEBUG] clck_gen.py:117 IND CLOCK 317832
2025-03-12 07:08:34 [DEBUG] clck_gen.py:117 IND CLOCK 317934
2025-03-12 07:08:35 [DEBUG] clck_gen.py:117 IND CLOCK 318036
2025-03-12 07:08:35 [DEBUG] clck_gen.py:117 IND CLOCK 318138
2025-03-12 07:08:36 [DEBUG] clck_gen.py:117 IND CLOCK 318240
2025-03-12 07:08:36 [DEBUG] clck_gen.py:117 IND CLOCK 318342
2025-03-12 07:08:37 [DEBUG] clck_gen.py:117 IND CLOCK 318444
2025-03-12 07:08:37 [DEBUG] clck_gen.py:117 IND CLOCK 318546
2025-03-12 07:08:38 [DEBUG] clck_gen.py:117 IND CLOCK 318648
2025-03-12 07:08:38 [DEBUG] clck_gen.py:117 IND CLOCK 318750
2025-03-12 07:08:39 [DEBUG] clck_gen.py:117 IND CLOCK 318852
2025-03-12 07:08:39 [DEBUG] clck_gen.py:117 IND CLOCK 318954
2025-03-12 07:08:39 [DEBUG] clck_gen.py:117 IND CLOCK 319056
2025-03-12 07:08:40 [DEBUG] clck_gen.py:117 IND CLOCK 319158
2025-03-12 07:08:40 [DEBUG] clck_gen.py:117 IND CLOCK 319260
2025-03-12 07:08:41 [DEBUG] clck_gen.py:117 IND CLOCK 319362
2025-03-12 07:08:41 [DEBUG] clck_gen.py:117 IND CLOCK 319464
2025-03-12 07:08:42 [DEBUG] clck_gen.py:117 IND CLOCK 319566
2025-03-12 07:08:42 [DEBUG] clck_gen.py:117 IND CLOCK 319668
2025-03-12 07:08:43 [DEBUG] clck_gen.py:117 IND CLOCK 319770
2025-03-12 07:08:43 [DEBUG] clck_gen.py:117 IND CLOCK 319872
2025-03-12 07:08:44 [DEBUG] clck_gen.py:117 IND CLOCK 319974
2025-03-12 07:08:44 [DEBUG] clck_gen.py:117 IND CLOCK 320076
2025-03-12 07:08:45 [DEBUG] clck_gen.py:117 IND CLOCK 320178
2025-03-12 07:08:45 [DEBUG] clck_gen.py:117 IND CLOCK 320280
2025-03-12 07:08:46 [DEBUG] clck_gen.py:117 IND CLOCK 320382
2025-03-12 07:08:46 [DEBUG] clck_gen.py:117 IND CLOCK 320484
2025-03-12 07:08:47 [DEBUG] clck_gen.py:117 IND CLOCK 320586
2025-03-12 07:08:47 [DEBUG] clck_gen.py:117 IND CLOCK 320688
2025-03-12 07:08:47 [DEBUG] clck_gen.py:117 IND CLOCK 320790
2025-03-12 07:08:48 [DEBUG] clck_gen.py:117 IND CLOCK 320892
2025-03-12 07:08:48 [DEBUG] clck_gen.py:117 IND CLOCK 320994
2025-03-12 07:08:49 [DEBUG] clck_gen.py:117 IND CLOCK 321096
2025-03-12 07:08:49 [DEBUG] clck_gen.py:117 IND CLOCK 321198
2025-03-12 07:08:50 [DEBUG] clck_gen.py:117 IND CLOCK 321300
2025-03-12 07:08:50 [DEBUG] clck_gen.py:117 IND CLOCK 321402
2025-03-12 07:08:51 [DEBUG] clck_gen.py:117 IND CLOCK 321504
2025-03-12 07:08:51 [DEBUG] clck_gen.py:117 IND CLOCK 321606
2025-03-12 07:08:52 [DEBUG] clck_gen.py:117 IND CLOCK 321708
2025-03-12 07:08:52 [DEBUG] clck_gen.py:117 IND CLOCK 321810
2025-03-12 07:08:53 [DEBUG] clck_gen.py:117 IND CLOCK 321912
2025-03-12 07:08:53 [DEBUG] clck_gen.py:117 IND CLOCK 322014
2025-03-12 07:08:54 [DEBUG] clck_gen.py:117 IND CLOCK 322116
2025-03-12 07:08:54 [DEBUG] clck_gen.py:117 IND CLOCK 322218
2025-03-12 07:08:55 [DEBUG] clck_gen.py:117 IND CLOCK 322320
2025-03-12 07:08:55 [DEBUG] clck_gen.py:117 IND CLOCK 322422
2025-03-12 07:08:55 [DEBUG] clck_gen.py:117 IND CLOCK 322524
2025-03-12 07:08:56 [DEBUG] clck_gen.py:117 IND CLOCK 322626
2025-03-12 07:08:56 [DEBUG] clck_gen.py:117 IND CLOCK 322728
2025-03-12 07:08:57 [DEBUG] clck_gen.py:117 IND CLOCK 322830
2025-03-12 07:08:57 [DEBUG] clck_gen.py:117 IND CLOCK 322932
2025-03-12 07:08:58 [DEBUG] clck_gen.py:117 IND CLOCK 323034
2025-03-12 07:08:58 [DEBUG] clck_gen.py:117 IND CLOCK 323136
2025-03-12 07:08:59 [DEBUG] clck_gen.py:117 IND CLOCK 323238
2025-03-12 07:08:59 [DEBUG] clck_gen.py:117 IND CLOCK 323340
2025-03-12 07:09:00 [DEBUG] clck_gen.py:117 IND CLOCK 323442
2025-03-12 07:09:00 [DEBUG] clck_gen.py:117 IND CLOCK 323544
2025-03-12 07:09:01 [DEBUG] clck_gen.py:117 IND CLOCK 323646
2025-03-12 07:09:01 [DEBUG] clck_gen.py:117 IND CLOCK 323748
2025-03-12 07:09:02 [DEBUG] clck_gen.py:117 IND CLOCK 323850
2025-03-12 07:09:02 [DEBUG] clck_gen.py:117 IND CLOCK 323952
2025-03-12 07:09:03 [DEBUG] clck_gen.py:117 IND CLOCK 324054
2025-03-12 07:09:03 [DEBUG] clck_gen.py:117 IND CLOCK 324156
2025-03-12 07:09:03 [DEBUG] clck_gen.py:117 IND CLOCK 324258
2025-03-12 07:09:04 [DEBUG] clck_gen.py:117 IND CLOCK 324360
2025-03-12 07:09:04 [DEBUG] clck_gen.py:117 IND CLOCK 324462
2025-03-12 07:09:05 [DEBUG] clck_gen.py:117 IND CLOCK 324564
2025-03-12 07:09:05 [DEBUG] clck_gen.py:117 IND CLOCK 324666
2025-03-12 07:09:06 [DEBUG] clck_gen.py:117 IND CLOCK 324768
2025-03-12 07:09:06 [DEBUG] clck_gen.py:117 IND CLOCK 324870
2025-03-12 07:09:07 [DEBUG] clck_gen.py:117 IND CLOCK 324972
2025-03-12 07:09:07 [DEBUG] clck_gen.py:117 IND CLOCK 325074
2025-03-12 07:09:08 [DEBUG] clck_gen.py:117 IND CLOCK 325176
2025-03-12 07:09:08 [DEBUG] clck_gen.py:117 IND CLOCK 325278
2025-03-12 07:09:09 [DEBUG] clck_gen.py:117 IND CLOCK 325380
2025-03-12 07:09:09 [DEBUG] clck_gen.py:117 IND CLOCK 325482
2025-03-12 07:09:10 [DEBUG] clck_gen.py:117 IND CLOCK 325584
2025-03-12 07:09:10 [DEBUG] clck_gen.py:117 IND CLOCK 325686
2025-03-12 07:09:11 [DEBUG] clck_gen.py:117 IND CLOCK 325788
2025-03-12 07:09:11 [DEBUG] clck_gen.py:117 IND CLOCK 325890
2025-03-12 07:09:11 [DEBUG] clck_gen.py:117 IND CLOCK 325992
2025-03-12 07:09:12 [DEBUG] clck_gen.py:117 IND CLOCK 326094
2025-03-12 07:09:12 [DEBUG] clck_gen.py:117 IND CLOCK 326196
2025-03-12 07:09:13 [DEBUG] clck_gen.py:117 IND CLOCK 326298
2025-03-12 07:09:13 [DEBUG] clck_gen.py:117 IND CLOCK 326400
2025-03-12 07:09:14 [DEBUG] clck_gen.py:117 IND CLOCK 326502
2025-03-12 07:09:14 [DEBUG] clck_gen.py:117 IND CLOCK 326604
2025-03-12 07:09:15 [DEBUG] clck_gen.py:117 IND CLOCK 326706
2025-03-12 07:09:15 [DEBUG] clck_gen.py:117 IND CLOCK 326808
2025-03-12 07:09:16 [DEBUG] clck_gen.py:117 IND CLOCK 326910
2025-03-12 07:09:16 [DEBUG] clck_gen.py:117 IND CLOCK 327012
2025-03-12 07:09:17 [DEBUG] clck_gen.py:117 IND CLOCK 327114
2025-03-12 07:09:17 [DEBUG] clck_gen.py:117 IND CLOCK 327216
2025-03-12 07:09:18 [DEBUG] clck_gen.py:117 IND CLOCK 327318
2025-03-12 07:09:18 [DEBUG] clck_gen.py:117 IND CLOCK 327420
2025-03-12 07:09:19 [DEBUG] clck_gen.py:117 IND CLOCK 327522
2025-03-12 07:09:19 [DEBUG] clck_gen.py:117 IND CLOCK 327624
2025-03-12 07:09:19 [DEBUG] clck_gen.py:117 IND CLOCK 327726
2025-03-12 07:09:20 [DEBUG] clck_gen.py:117 IND CLOCK 327828
2025-03-12 07:09:20 [DEBUG] clck_gen.py:117 IND CLOCK 327930
2025-03-12 07:09:21 [DEBUG] clck_gen.py:117 IND CLOCK 328032
2025-03-12 07:09:21 [DEBUG] clck_gen.py:117 IND CLOCK 328134
2025-03-12 07:09:22 [DEBUG] clck_gen.py:117 IND CLOCK 328236
2025-03-12 07:09:22 [DEBUG] clck_gen.py:117 IND CLOCK 328338
2025-03-12 07:09:23 [DEBUG] clck_gen.py:117 IND CLOCK 328440
2025-03-12 07:09:23 [DEBUG] clck_gen.py:117 IND CLOCK 328542
2025-03-12 07:09:24 [DEBUG] clck_gen.py:117 IND CLOCK 328644
2025-03-12 07:09:24 [DEBUG] clck_gen.py:117 IND CLOCK 328746
2025-03-12 07:09:25 [DEBUG] clck_gen.py:117 IND CLOCK 328848
2025-03-12 07:09:25 [DEBUG] clck_gen.py:117 IND CLOCK 328950
2025-03-12 07:09:26 [DEBUG] clck_gen.py:117 IND CLOCK 329052
2025-03-12 07:09:26 [DEBUG] clck_gen.py:117 IND CLOCK 329154
2025-03-12 07:09:27 [DEBUG] clck_gen.py:117 IND CLOCK 329256
2025-03-12 07:09:27 [DEBUG] clck_gen.py:117 IND CLOCK 329358
2025-03-12 07:09:28 [DEBUG] clck_gen.py:117 IND CLOCK 329460
2025-03-12 07:09:28 [DEBUG] clck_gen.py:117 IND CLOCK 329562
2025-03-12 07:09:28 [DEBUG] clck_gen.py:117 IND CLOCK 329664
2025-03-12 07:09:29 [DEBUG] clck_gen.py:117 IND CLOCK 329766
2025-03-12 07:09:29 [DEBUG] clck_gen.py:117 IND CLOCK 329868
2025-03-12 07:09:30 [DEBUG] clck_gen.py:117 IND CLOCK 329970
2025-03-12 07:09:30 [DEBUG] clck_gen.py:117 IND CLOCK 330072
2025-03-12 07:09:31 [DEBUG] clck_gen.py:117 IND CLOCK 330174
2025-03-12 07:09:31 [DEBUG] clck_gen.py:117 IND CLOCK 330276
2025-03-12 07:09:32 [DEBUG] clck_gen.py:117 IND CLOCK 330378
2025-03-12 07:09:32 [DEBUG] clck_gen.py:117 IND CLOCK 330480
2025-03-12 07:09:33 [DEBUG] clck_gen.py:117 IND CLOCK 330582
2025-03-12 07:09:33 [DEBUG] clck_gen.py:117 IND CLOCK 330684
2025-03-12 07:09:34 [DEBUG] clck_gen.py:117 IND CLOCK 330786
2025-03-12 07:09:34 [DEBUG] clck_gen.py:117 IND CLOCK 330888
2025-03-12 07:09:35 [DEBUG] clck_gen.py:117 IND CLOCK 330990
2025-03-12 07:09:35 [DEBUG] clck_gen.py:117 IND CLOCK 331092
2025-03-12 07:09:36 [DEBUG] clck_gen.py:117 IND CLOCK 331194
2025-03-12 07:09:36 [DEBUG] clck_gen.py:117 IND CLOCK 331296
2025-03-12 07:09:36 [DEBUG] clck_gen.py:117 IND CLOCK 331398
2025-03-12 07:09:37 [DEBUG] clck_gen.py:117 IND CLOCK 331500
2025-03-12 07:09:37 [DEBUG] clck_gen.py:117 IND CLOCK 331602
2025-03-12 07:09:38 [DEBUG] clck_gen.py:117 IND CLOCK 331704
2025-03-12 07:09:38 [DEBUG] clck_gen.py:117 IND CLOCK 331806
2025-03-12 07:09:39 [DEBUG] clck_gen.py:117 IND CLOCK 331908
2025-03-12 07:09:39 [DEBUG] clck_gen.py:117 IND CLOCK 332010
2025-03-12 07:09:40 [DEBUG] clck_gen.py:117 IND CLOCK 332112
2025-03-12 07:09:40 [DEBUG] clck_gen.py:117 IND CLOCK 332214
2025-03-12 07:09:41 [DEBUG] clck_gen.py:117 IND CLOCK 332316
2025-03-12 07:09:41 [DEBUG] clck_gen.py:117 IND CLOCK 332418
2025-03-12 07:09:42 [DEBUG] clck_gen.py:117 IND CLOCK 332520
2025-03-12 07:09:42 [DEBUG] clck_gen.py:117 IND CLOCK 332622
2025-03-12 07:09:43 [DEBUG] clck_gen.py:117 IND CLOCK 332724
2025-03-12 07:09:43 [DEBUG] clck_gen.py:117 IND CLOCK 332826
2025-03-12 07:09:44 [DEBUG] clck_gen.py:117 IND CLOCK 332928
2025-03-12 07:09:44 [DEBUG] clck_gen.py:117 IND CLOCK 333030
2025-03-12 07:09:44 [DEBUG] clck_gen.py:117 IND CLOCK 333132
2025-03-12 07:09:45 [DEBUG] clck_gen.py:117 IND CLOCK 333234
2025-03-12 07:09:45 [DEBUG] clck_gen.py:117 IND CLOCK 333336
2025-03-12 07:09:46 [DEBUG] clck_gen.py:117 IND CLOCK 333438
2025-03-12 07:09:46 [DEBUG] clck_gen.py:117 IND CLOCK 333540
2025-03-12 07:09:47 [DEBUG] clck_gen.py:117 IND CLOCK 333642
2025-03-12 07:09:47 [DEBUG] clck_gen.py:117 IND CLOCK 333744
2025-03-12 07:09:48 [DEBUG] clck_gen.py:117 IND CLOCK 333846
2025-03-12 07:09:48 [DEBUG] clck_gen.py:117 IND CLOCK 333948
2025-03-12 07:09:49 [DEBUG] clck_gen.py:117 IND CLOCK 334050
2025-03-12 07:09:49 [DEBUG] clck_gen.py:117 IND CLOCK 334152
2025-03-12 07:09:50 [DEBUG] clck_gen.py:117 IND CLOCK 334254
2025-03-12 07:09:50 [DEBUG] clck_gen.py:117 IND CLOCK 334356
2025-03-12 07:09:51 [DEBUG] clck_gen.py:117 IND CLOCK 334458
2025-03-12 07:09:51 [DEBUG] clck_gen.py:117 IND CLOCK 334560
2025-03-12 07:09:52 [DEBUG] clck_gen.py:117 IND CLOCK 334662
2025-03-12 07:09:52 [DEBUG] clck_gen.py:117 IND CLOCK 334764
2025-03-12 07:09:52 [DEBUG] clck_gen.py:117 IND CLOCK 334866
2025-03-12 07:09:53 [DEBUG] clck_gen.py:117 IND CLOCK 334968
2025-03-12 07:09:53 [DEBUG] clck_gen.py:117 IND CLOCK 335070
2025-03-12 07:09:54 [DEBUG] clck_gen.py:117 IND CLOCK 335172
2025-03-12 07:09:54 [DEBUG] clck_gen.py:117 IND CLOCK 335274
2025-03-12 07:09:55 [DEBUG] clck_gen.py:117 IND CLOCK 335376
2025-03-12 07:09:55 [DEBUG] clck_gen.py:117 IND CLOCK 335478
2025-03-12 07:09:56 [DEBUG] clck_gen.py:117 IND CLOCK 335580
2025-03-12 07:09:56 [DEBUG] clck_gen.py:117 IND CLOCK 335682
2025-03-12 07:09:57 [DEBUG] clck_gen.py:117 IND CLOCK 335784
2025-03-12 07:09:57 [DEBUG] clck_gen.py:117 IND CLOCK 335886
2025-03-12 07:09:58 [DEBUG] clck_gen.py:117 IND CLOCK 335988
2025-03-12 07:09:58 [DEBUG] clck_gen.py:117 IND CLOCK 336090
2025-03-12 07:09:59 [DEBUG] clck_gen.py:117 IND CLOCK 336192
2025-03-12 07:09:59 [DEBUG] clck_gen.py:117 IND CLOCK 336294
2025-03-12 07:10:00 [DEBUG] clck_gen.py:117 IND CLOCK 336396
2025-03-12 07:10:00 [DEBUG] clck_gen.py:117 IND CLOCK 336498
2025-03-12 07:10:00 [DEBUG] clck_gen.py:117 IND CLOCK 336600
2025-03-12 07:10:01 [DEBUG] clck_gen.py:117 IND CLOCK 336702
2025-03-12 07:10:01 [DEBUG] clck_gen.py:117 IND CLOCK 336804
2025-03-12 07:10:02 [DEBUG] clck_gen.py:117 IND CLOCK 336906
2025-03-12 07:10:02 [DEBUG] clck_gen.py:117 IND CLOCK 337008
2025-03-12 07:10:03 [DEBUG] clck_gen.py:117 IND CLOCK 337110
2025-03-12 07:10:03 [DEBUG] clck_gen.py:117 IND CLOCK 337212
2025-03-12 07:10:04 [DEBUG] clck_gen.py:117 IND CLOCK 337314
2025-03-12 07:10:04 [DEBUG] clck_gen.py:117 IND CLOCK 337416
2025-03-12 07:10:05 [DEBUG] clck_gen.py:117 IND CLOCK 337518
2025-03-12 07:10:05 [DEBUG] clck_gen.py:117 IND CLOCK 337620
2025-03-12 07:10:06 [DEBUG] clck_gen.py:117 IND CLOCK 337722
2025-03-12 07:10:06 [DEBUG] clck_gen.py:117 IND CLOCK 337824
2025-03-12 07:10:07 [DEBUG] clck_gen.py:117 IND CLOCK 337926
2025-03-12 07:10:07 [DEBUG] clck_gen.py:117 IND CLOCK 338028
2025-03-12 07:10:08 [DEBUG] clck_gen.py:117 IND CLOCK 338130
2025-03-12 07:10:08 [DEBUG] clck_gen.py:117 IND CLOCK 338232
2025-03-12 07:10:08 [DEBUG] clck_gen.py:117 IND CLOCK 338334
2025-03-12 07:10:09 [DEBUG] clck_gen.py:117 IND CLOCK 338436
2025-03-12 07:10:09 [DEBUG] clck_gen.py:117 IND CLOCK 338538
2025-03-12 07:10:10 [DEBUG] clck_gen.py:117 IND CLOCK 338640
2025-03-12 07:10:10 [DEBUG] clck_gen.py:117 IND CLOCK 338742
2025-03-12 07:10:11 [DEBUG] clck_gen.py:117 IND CLOCK 338844
2025-03-12 07:10:11 [DEBUG] clck_gen.py:117 IND CLOCK 338946
2025-03-12 07:10:12 [DEBUG] clck_gen.py:117 IND CLOCK 339048
2025-03-12 07:10:12 [DEBUG] clck_gen.py:117 IND CLOCK 339150
2025-03-12 07:10:13 [DEBUG] clck_gen.py:117 IND CLOCK 339252
2025-03-12 07:10:13 [DEBUG] clck_gen.py:117 IND CLOCK 339354
2025-03-12 07:10:14 [DEBUG] clck_gen.py:117 IND CLOCK 339456
2025-03-12 07:10:14 [DEBUG] clck_gen.py:117 IND CLOCK 339558
2025-03-12 07:10:15 [DEBUG] clck_gen.py:117 IND CLOCK 339660
2025-03-12 07:10:15 [DEBUG] clck_gen.py:117 IND CLOCK 339762
2025-03-12 07:10:16 [DEBUG] clck_gen.py:117 IND CLOCK 339864
2025-03-12 07:10:16 [DEBUG] clck_gen.py:117 IND CLOCK 339966
2025-03-12 07:10:16 [DEBUG] clck_gen.py:117 IND CLOCK 340068
2025-03-12 07:10:17 [DEBUG] clck_gen.py:117 IND CLOCK 340170
2025-03-12 07:10:17 [DEBUG] clck_gen.py:117 IND CLOCK 340272
2025-03-12 07:10:18 [DEBUG] clck_gen.py:117 IND CLOCK 340374
2025-03-12 07:10:18 [DEBUG] clck_gen.py:117 IND CLOCK 340476
2025-03-12 07:10:19 [DEBUG] clck_gen.py:117 IND CLOCK 340578
2025-03-12 07:10:19 [DEBUG] clck_gen.py:117 IND CLOCK 340680
2025-03-12 07:10:20 [DEBUG] clck_gen.py:117 IND CLOCK 340782
2025-03-12 07:10:20 [DEBUG] clck_gen.py:117 IND CLOCK 340884
2025-03-12 07:10:21 [DEBUG] clck_gen.py:117 IND CLOCK 340986
2025-03-12 07:10:21 [DEBUG] clck_gen.py:117 IND CLOCK 341088
2025-03-12 07:10:22 [DEBUG] clck_gen.py:117 IND CLOCK 341190
2025-03-12 07:10:22 [DEBUG] clck_gen.py:117 IND CLOCK 341292
2025-03-12 07:10:23 [DEBUG] clck_gen.py:117 IND CLOCK 341394
2025-03-12 07:10:23 [DEBUG] clck_gen.py:117 IND CLOCK 341496
2025-03-12 07:10:24 [DEBUG] clck_gen.py:117 IND CLOCK 341598
2025-03-12 07:10:24 [DEBUG] clck_gen.py:117 IND CLOCK 341700
2025-03-12 07:10:24 [DEBUG] clck_gen.py:117 IND CLOCK 341802
2025-03-12 07:10:25 [DEBUG] clck_gen.py:117 IND CLOCK 341904
2025-03-12 07:10:25 [DEBUG] clck_gen.py:117 IND CLOCK 342006
2025-03-12 07:10:26 [DEBUG] clck_gen.py:117 IND CLOCK 342108
2025-03-12 07:10:26 [DEBUG] clck_gen.py:117 IND CLOCK 342210
2025-03-12 07:10:27 [DEBUG] clck_gen.py:117 IND CLOCK 342312
2025-03-12 07:10:27 [DEBUG] clck_gen.py:117 IND CLOCK 342414
2025-03-12 07:10:28 [DEBUG] clck_gen.py:117 IND CLOCK 342516
2025-03-12 07:10:28 [DEBUG] clck_gen.py:117 IND CLOCK 342618
2025-03-12 07:10:29 [DEBUG] clck_gen.py:117 IND CLOCK 342720
2025-03-12 07:10:29 [DEBUG] clck_gen.py:117 IND CLOCK 342822
2025-03-12 07:10:30 [DEBUG] clck_gen.py:117 IND CLOCK 342924
2025-03-12 07:10:30 [DEBUG] clck_gen.py:117 IND CLOCK 343026
2025-03-12 07:10:31 [DEBUG] clck_gen.py:117 IND CLOCK 343128
2025-03-12 07:10:31 [DEBUG] clck_gen.py:117 IND CLOCK 343230
2025-03-12 07:10:32 [DEBUG] clck_gen.py:117 IND CLOCK 343332
2025-03-12 07:10:32 [DEBUG] clck_gen.py:117 IND CLOCK 343434
2025-03-12 07:10:32 [DEBUG] clck_gen.py:117 IND CLOCK 343536
2025-03-12 07:10:33 [DEBUG] clck_gen.py:117 IND CLOCK 343638
2025-03-12 07:10:33 [DEBUG] clck_gen.py:117 IND CLOCK 343740
2025-03-12 07:10:34 [DEBUG] clck_gen.py:117 IND CLOCK 343842
2025-03-12 07:10:34 [DEBUG] clck_gen.py:117 IND CLOCK 343944
2025-03-12 07:10:35 [DEBUG] clck_gen.py:117 IND CLOCK 344046
2025-03-12 07:10:35 [DEBUG] clck_gen.py:117 IND CLOCK 344148
2025-03-12 07:10:36 [DEBUG] clck_gen.py:117 IND CLOCK 344250
2025-03-12 07:10:36 [DEBUG] clck_gen.py:117 IND CLOCK 344352
2025-03-12 07:10:37 [DEBUG] clck_gen.py:117 IND CLOCK 344454
2025-03-12 07:10:37 [DEBUG] clck_gen.py:117 IND CLOCK 344556
2025-03-12 07:10:38 [DEBUG] clck_gen.py:117 IND CLOCK 344658
2025-03-12 07:10:38 [DEBUG] clck_gen.py:117 IND CLOCK 344760
2025-03-12 07:10:39 [DEBUG] clck_gen.py:117 IND CLOCK 344862
2025-03-12 07:10:39 [DEBUG] clck_gen.py:117 IND CLOCK 344964
2025-03-12 07:10:40 [DEBUG] clck_gen.py:117 IND CLOCK 345066
2025-03-12 07:10:40 [DEBUG] clck_gen.py:117 IND CLOCK 345168
2025-03-12 07:10:40 [DEBUG] clck_gen.py:117 IND CLOCK 345270
2025-03-12 07:10:41 [DEBUG] clck_gen.py:117 IND CLOCK 345372
2025-03-12 07:10:41 [DEBUG] clck_gen.py:117 IND CLOCK 345474
2025-03-12 07:10:42 [DEBUG] clck_gen.py:117 IND CLOCK 345576
2025-03-12 07:10:42 [DEBUG] clck_gen.py:117 IND CLOCK 345678
2025-03-12 07:10:43 [DEBUG] clck_gen.py:117 IND CLOCK 345780
2025-03-12 07:10:43 [DEBUG] clck_gen.py:117 IND CLOCK 345882
2025-03-12 07:10:44 [DEBUG] clck_gen.py:117 IND CLOCK 345984
2025-03-12 07:10:44 [DEBUG] clck_gen.py:117 IND CLOCK 346086
2025-03-12 07:10:45 [DEBUG] clck_gen.py:117 IND CLOCK 346188
2025-03-12 07:10:45 [DEBUG] clck_gen.py:117 IND CLOCK 346290
2025-03-12 07:10:46 [DEBUG] clck_gen.py:117 IND CLOCK 346392
2025-03-12 07:10:46 [DEBUG] clck_gen.py:117 IND CLOCK 346494
2025-03-12 07:10:47 [DEBUG] clck_gen.py:117 IND CLOCK 346596
2025-03-12 07:10:47 [DEBUG] clck_gen.py:117 IND CLOCK 346698
2025-03-12 07:10:48 [DEBUG] clck_gen.py:117 IND CLOCK 346800
2025-03-12 07:10:48 [DEBUG] clck_gen.py:117 IND CLOCK 346902
2025-03-12 07:10:48 [DEBUG] clck_gen.py:117 IND CLOCK 347004
2025-03-12 07:10:49 [DEBUG] clck_gen.py:117 IND CLOCK 347106
2025-03-12 07:10:49 [DEBUG] clck_gen.py:117 IND CLOCK 347208
2025-03-12 07:10:50 [DEBUG] clck_gen.py:117 IND CLOCK 347310
2025-03-12 07:10:50 [DEBUG] clck_gen.py:117 IND CLOCK 347412
2025-03-12 07:10:51 [DEBUG] clck_gen.py:117 IND CLOCK 347514
2025-03-12 07:10:51 [DEBUG] clck_gen.py:117 IND CLOCK 347616
2025-03-12 07:10:52 [DEBUG] clck_gen.py:117 IND CLOCK 347718
2025-03-12 07:10:52 [DEBUG] clck_gen.py:117 IND CLOCK 347820
2025-03-12 07:10:53 [DEBUG] clck_gen.py:117 IND CLOCK 347922
2025-03-12 07:10:53 [DEBUG] clck_gen.py:117 IND CLOCK 348024
2025-03-12 07:10:54 [DEBUG] clck_gen.py:117 IND CLOCK 348126
2025-03-12 07:10:54 [DEBUG] clck_gen.py:117 IND CLOCK 348228
2025-03-12 07:10:55 [DEBUG] clck_gen.py:117 IND CLOCK 348330
2025-03-12 07:10:55 [DEBUG] clck_gen.py:117 IND CLOCK 348432
2025-03-12 07:10:56 [DEBUG] clck_gen.py:117 IND CLOCK 348534
2025-03-12 07:10:56 [DEBUG] clck_gen.py:117 IND CLOCK 348636
2025-03-12 07:10:56 [DEBUG] clck_gen.py:117 IND CLOCK 348738
2025-03-12 07:10:57 [DEBUG] clck_gen.py:117 IND CLOCK 348840
2025-03-12 07:10:57 [DEBUG] clck_gen.py:117 IND CLOCK 348942
2025-03-12 07:10:58 [DEBUG] clck_gen.py:117 IND CLOCK 349044
2025-03-12 07:10:58 [DEBUG] clck_gen.py:117 IND CLOCK 349146
2025-03-12 07:10:59 [DEBUG] clck_gen.py:117 IND CLOCK 349248
2025-03-12 07:10:59 [DEBUG] clck_gen.py:117 IND CLOCK 349350
2025-03-12 07:11:00 [DEBUG] clck_gen.py:117 IND CLOCK 349452
2025-03-12 07:11:00 [DEBUG] clck_gen.py:117 IND CLOCK 349554
2025-03-12 07:11:01 [DEBUG] clck_gen.py:117 IND CLOCK 349656
2025-03-12 07:11:01 [DEBUG] clck_gen.py:117 IND CLOCK 349758
2025-03-12 07:11:02 [DEBUG] clck_gen.py:117 IND CLOCK 349860
2025-03-12 07:11:02 [DEBUG] clck_gen.py:117 IND CLOCK 349962
2025-03-12 07:11:03 [DEBUG] clck_gen.py:117 IND CLOCK 350064
2025-03-12 07:11:03 [DEBUG] clck_gen.py:117 IND CLOCK 350166
2025-03-12 07:11:04 [DEBUG] clck_gen.py:117 IND CLOCK 350268
2025-03-12 07:11:04 [DEBUG] clck_gen.py:117 IND CLOCK 350370
2025-03-12 07:11:04 [DEBUG] clck_gen.py:117 IND CLOCK 350472
2025-03-12 07:11:05 [DEBUG] clck_gen.py:117 IND CLOCK 350574
2025-03-12 07:11:05 [DEBUG] clck_gen.py:117 IND CLOCK 350676
2025-03-12 07:11:06 [DEBUG] clck_gen.py:117 IND CLOCK 350778
2025-03-12 07:11:06 [DEBUG] clck_gen.py:117 IND CLOCK 350880
2025-03-12 07:11:07 [DEBUG] clck_gen.py:117 IND CLOCK 350982
2025-03-12 07:11:07 [DEBUG] clck_gen.py:117 IND CLOCK 351084
2025-03-12 07:11:08 [DEBUG] clck_gen.py:117 IND CLOCK 351186
2025-03-12 07:11:08 [DEBUG] clck_gen.py:117 IND CLOCK 351288
2025-03-12 07:11:09 [DEBUG] clck_gen.py:117 IND CLOCK 351390
2025-03-12 07:11:09 [DEBUG] clck_gen.py:117 IND CLOCK 351492
2025-03-12 07:11:10 [DEBUG] clck_gen.py:117 IND CLOCK 351594
2025-03-12 07:11:10 [DEBUG] clck_gen.py:117 IND CLOCK 351696
2025-03-12 07:11:11 [DEBUG] clck_gen.py:117 IND CLOCK 351798
2025-03-12 07:11:11 [DEBUG] clck_gen.py:117 IND CLOCK 351900
2025-03-12 07:11:12 [DEBUG] clck_gen.py:117 IND CLOCK 352002
2025-03-12 07:11:12 [DEBUG] clck_gen.py:117 IND CLOCK 352104
2025-03-12 07:11:12 [DEBUG] clck_gen.py:117 IND CLOCK 352206
2025-03-12 07:11:13 [DEBUG] clck_gen.py:117 IND CLOCK 352308
2025-03-12 07:11:13 [DEBUG] clck_gen.py:117 IND CLOCK 352410
2025-03-12 07:11:14 [DEBUG] clck_gen.py:117 IND CLOCK 352512
2025-03-12 07:11:14 [DEBUG] clck_gen.py:117 IND CLOCK 352614
2025-03-12 07:11:15 [DEBUG] clck_gen.py:117 IND CLOCK 352716
2025-03-12 07:11:15 [DEBUG] clck_gen.py:117 IND CLOCK 352818
2025-03-12 07:11:16 [DEBUG] clck_gen.py:117 IND CLOCK 352920
2025-03-12 07:11:16 [DEBUG] clck_gen.py:117 IND CLOCK 353022
2025-03-12 07:11:17 [DEBUG] clck_gen.py:117 IND CLOCK 353124
2025-03-12 07:11:17 [DEBUG] clck_gen.py:117 IND CLOCK 353226
2025-03-12 07:11:18 [DEBUG] clck_gen.py:117 IND CLOCK 353328
2025-03-12 07:11:18 [DEBUG] clck_gen.py:117 IND CLOCK 353430
2025-03-12 07:11:19 [DEBUG] clck_gen.py:117 IND CLOCK 353532
2025-03-12 07:11:19 [DEBUG] clck_gen.py:117 IND CLOCK 353634
2025-03-12 07:11:20 [DEBUG] clck_gen.py:117 IND CLOCK 353736
2025-03-12 07:11:20 [DEBUG] clck_gen.py:117 IND CLOCK 353838
2025-03-12 07:11:20 [DEBUG] clck_gen.py:117 IND CLOCK 353940
2025-03-12 07:11:21 [DEBUG] clck_gen.py:117 IND CLOCK 354042
2025-03-12 07:11:21 [DEBUG] clck_gen.py:117 IND CLOCK 354144
2025-03-12 07:11:22 [DEBUG] clck_gen.py:117 IND CLOCK 354246
2025-03-12 07:11:22 [DEBUG] clck_gen.py:117 IND CLOCK 354348
2025-03-12 07:11:23 [DEBUG] clck_gen.py:117 IND CLOCK 354450
2025-03-12 07:11:23 [DEBUG] clck_gen.py:117 IND CLOCK 354552
2025-03-12 07:11:24 [DEBUG] clck_gen.py:117 IND CLOCK 354654
2025-03-12 07:11:24 [DEBUG] clck_gen.py:117 IND CLOCK 354756
2025-03-12 07:11:25 [DEBUG] clck_gen.py:117 IND CLOCK 354858
2025-03-12 07:11:25 [DEBUG] clck_gen.py:117 IND CLOCK 354960
2025-03-12 07:11:26 [DEBUG] clck_gen.py:117 IND CLOCK 355062
2025-03-12 07:11:26 [DEBUG] clck_gen.py:117 IND CLOCK 355164
2025-03-12 07:11:27 [DEBUG] clck_gen.py:117 IND CLOCK 355266
2025-03-12 07:11:27 [DEBUG] clck_gen.py:117 IND CLOCK 355368
2025-03-12 07:11:28 [DEBUG] clck_gen.py:117 IND CLOCK 355470
2025-03-12 07:11:28 [DEBUG] clck_gen.py:117 IND CLOCK 355572
2025-03-12 07:11:28 [DEBUG] clck_gen.py:117 IND CLOCK 355674
2025-03-12 07:11:29 [DEBUG] clck_gen.py:117 IND CLOCK 355776
2025-03-12 07:11:29 [DEBUG] clck_gen.py:117 IND CLOCK 355878
2025-03-12 07:11:30 [DEBUG] clck_gen.py:117 IND CLOCK 355980
2025-03-12 07:11:30 [DEBUG] clck_gen.py:117 IND CLOCK 356082
2025-03-12 07:11:31 [DEBUG] clck_gen.py:117 IND CLOCK 356184
2025-03-12 07:11:31 [DEBUG] clck_gen.py:117 IND CLOCK 356286
2025-03-12 07:11:32 [DEBUG] clck_gen.py:117 IND CLOCK 356388
2025-03-12 07:11:32 [DEBUG] clck_gen.py:117 IND CLOCK 356490
2025-03-12 07:11:33 [DEBUG] clck_gen.py:117 IND CLOCK 356592
2025-03-12 07:11:33 [DEBUG] clck_gen.py:117 IND CLOCK 356694
2025-03-12 07:11:34 [DEBUG] clck_gen.py:117 IND CLOCK 356796
2025-03-12 07:11:34 [DEBUG] clck_gen.py:117 IND CLOCK 356898
2025-03-12 07:11:35 [DEBUG] clck_gen.py:117 IND CLOCK 357000
2025-03-12 07:11:35 [DEBUG] clck_gen.py:117 IND CLOCK 357102
2025-03-12 07:11:36 [DEBUG] clck_gen.py:117 IND CLOCK 357204
2025-03-12 07:11:36 [DEBUG] clck_gen.py:117 IND CLOCK 357306
2025-03-12 07:11:36 [DEBUG] clck_gen.py:117 IND CLOCK 357408
2025-03-12 07:11:37 [DEBUG] clck_gen.py:117 IND CLOCK 357510
2025-03-12 07:11:37 [DEBUG] clck_gen.py:117 IND CLOCK 357612
2025-03-12 07:11:38 [DEBUG] clck_gen.py:117 IND CLOCK 357714
2025-03-12 07:11:38 [DEBUG] clck_gen.py:117 IND CLOCK 357816
2025-03-12 07:11:39 [DEBUG] clck_gen.py:117 IND CLOCK 357918
2025-03-12 07:11:39 [DEBUG] clck_gen.py:117 IND CLOCK 358020
2025-03-12 07:11:40 [DEBUG] clck_gen.py:117 IND CLOCK 358122
2025-03-12 07:11:40 [DEBUG] clck_gen.py:117 IND CLOCK 358224
2025-03-12 07:11:41 [DEBUG] clck_gen.py:117 IND CLOCK 358326
2025-03-12 07:11:41 [DEBUG] clck_gen.py:117 IND CLOCK 358428
2025-03-12 07:11:42 [DEBUG] clck_gen.py:117 IND CLOCK 358530
2025-03-12 07:11:42 [DEBUG] clck_gen.py:117 IND CLOCK 358632
2025-03-12 07:11:43 [DEBUG] clck_gen.py:117 IND CLOCK 358734
2025-03-12 07:11:43 [DEBUG] clck_gen.py:117 IND CLOCK 358836
2025-03-12 07:11:44 [DEBUG] clck_gen.py:117 IND CLOCK 358938
2025-03-12 07:11:44 [DEBUG] clck_gen.py:117 IND CLOCK 359040
2025-03-12 07:11:44 [DEBUG] clck_gen.py:117 IND CLOCK 359142
2025-03-12 07:11:45 [DEBUG] clck_gen.py:117 IND CLOCK 359244
2025-03-12 07:11:45 [DEBUG] clck_gen.py:117 IND CLOCK 359346
2025-03-12 07:11:46 [DEBUG] clck_gen.py:117 IND CLOCK 359448
2025-03-12 07:11:46 [DEBUG] clck_gen.py:117 IND CLOCK 359550
2025-03-12 07:11:47 [DEBUG] clck_gen.py:117 IND CLOCK 359652
2025-03-12 07:11:47 [DEBUG] clck_gen.py:117 IND CLOCK 359754
2025-03-12 07:11:48 [DEBUG] clck_gen.py:117 IND CLOCK 359856
2025-03-12 07:11:48 [DEBUG] clck_gen.py:117 IND CLOCK 359958
2025-03-12 07:11:49 [DEBUG] clck_gen.py:117 IND CLOCK 360060
2025-03-12 07:11:49 [DEBUG] clck_gen.py:117 IND CLOCK 360162
2025-03-12 07:11:49 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -6551us; resetting the clock
2025-03-12 07:11:50 [DEBUG] clck_gen.py:117 IND CLOCK 360264
2025-03-12 07:11:50 [DEBUG] clck_gen.py:117 IND CLOCK 360366
2025-03-12 07:11:51 [DEBUG] clck_gen.py:117 IND CLOCK 360468
2025-03-12 07:11:51 [DEBUG] clck_gen.py:117 IND CLOCK 360570
2025-03-12 07:11:52 [DEBUG] clck_gen.py:117 IND CLOCK 360672
2025-03-12 07:11:52 [DEBUG] clck_gen.py:117 IND CLOCK 360774
2025-03-12 07:11:52 [DEBUG] clck_gen.py:117 IND CLOCK 360876
2025-03-12 07:11:53 [DEBUG] clck_gen.py:117 IND CLOCK 360978
2025-03-12 07:11:53 [DEBUG] clck_gen.py:117 IND CLOCK 361080
2025-03-12 07:11:54 [DEBUG] clck_gen.py:117 IND CLOCK 361182
2025-03-12 07:11:54 [DEBUG] clck_gen.py:117 IND CLOCK 361284
2025-03-12 07:11:55 [DEBUG] clck_gen.py:117 IND CLOCK 361386
2025-03-12 07:11:55 [DEBUG] clck_gen.py:117 IND CLOCK 361488
2025-03-12 07:11:56 [DEBUG] clck_gen.py:117 IND CLOCK 361590
2025-03-12 07:11:56 [DEBUG] clck_gen.py:117 IND CLOCK 361692
2025-03-12 07:11:57 [DEBUG] clck_gen.py:117 IND CLOCK 361794
2025-03-12 07:11:57 [DEBUG] clck_gen.py:117 IND CLOCK 361896
2025-03-12 07:11:58 [DEBUG] clck_gen.py:117 IND CLOCK 361998
2025-03-12 07:11:58 [DEBUG] clck_gen.py:117 IND CLOCK 362100
2025-03-12 07:11:59 [DEBUG] clck_gen.py:117 IND CLOCK 362202
2025-03-12 07:11:59 [DEBUG] clck_gen.py:117 IND CLOCK 362304
2025-03-12 07:12:00 [DEBUG] clck_gen.py:117 IND CLOCK 362406
2025-03-12 07:12:00 [DEBUG] clck_gen.py:117 IND CLOCK 362508
2025-03-12 07:12:00 [DEBUG] clck_gen.py:117 IND CLOCK 362610
2025-03-12 07:12:01 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -194us; resetting the clock
2025-03-12 07:12:01 [DEBUG] clck_gen.py:117 IND CLOCK 362712
2025-03-12 07:12:01 [DEBUG] clck_gen.py:117 IND CLOCK 362814
2025-03-12 07:12:02 [DEBUG] clck_gen.py:117 IND CLOCK 362916
2025-03-12 07:12:02 [DEBUG] clck_gen.py:117 IND CLOCK 363018
2025-03-12 07:12:03 [DEBUG] clck_gen.py:117 IND CLOCK 363120
2025-03-12 07:12:03 [DEBUG] clck_gen.py:117 IND CLOCK 363222
2025-03-12 07:12:04 [DEBUG] clck_gen.py:117 IND CLOCK 363324
2025-03-12 07:12:04 [DEBUG] clck_gen.py:117 IND CLOCK 363426
2025-03-12 07:12:05 [DEBUG] clck_gen.py:117 IND CLOCK 363528
2025-03-12 07:12:05 [DEBUG] clck_gen.py:117 IND CLOCK 363630
2025-03-12 07:12:06 [DEBUG] clck_gen.py:117 IND CLOCK 363732
2025-03-12 07:12:06 [DEBUG] clck_gen.py:117 IND CLOCK 363834
2025-03-12 07:12:07 [DEBUG] clck_gen.py:117 IND CLOCK 363936
2025-03-12 07:12:07 [DEBUG] clck_gen.py:117 IND CLOCK 364038
2025-03-12 07:12:08 [DEBUG] clck_gen.py:117 IND CLOCK 364140
2025-03-12 07:12:08 [DEBUG] clck_gen.py:117 IND CLOCK 364242
2025-03-12 07:12:08 [DEBUG] clck_gen.py:117 IND CLOCK 364344
2025-03-12 07:12:09 [DEBUG] clck_gen.py:117 IND CLOCK 364446
2025-03-12 07:12:09 [DEBUG] clck_gen.py:117 IND CLOCK 364548
2025-03-12 07:12:10 [DEBUG] clck_gen.py:117 IND CLOCK 364650
2025-03-12 07:12:10 [DEBUG] clck_gen.py:117 IND CLOCK 364752
2025-03-12 07:12:11 [DEBUG] clck_gen.py:117 IND CLOCK 364854
2025-03-12 07:12:11 [DEBUG] clck_gen.py:117 IND CLOCK 364956
2025-03-12 07:12:12 [DEBUG] clck_gen.py:117 IND CLOCK 365058
2025-03-12 07:12:12 [DEBUG] clck_gen.py:117 IND CLOCK 365160
2025-03-12 07:12:13 [DEBUG] clck_gen.py:117 IND CLOCK 365262
2025-03-12 07:12:13 [DEBUG] clck_gen.py:117 IND CLOCK 365364
2025-03-12 07:12:14 [DEBUG] clck_gen.py:117 IND CLOCK 365466
2025-03-12 07:12:14 [DEBUG] clck_gen.py:117 IND CLOCK 365568
2025-03-12 07:12:15 [DEBUG] clck_gen.py:117 IND CLOCK 365670
2025-03-12 07:12:15 [DEBUG] clck_gen.py:117 IND CLOCK 365772
2025-03-12 07:12:16 [DEBUG] clck_gen.py:117 IND CLOCK 365874
2025-03-12 07:12:16 [DEBUG] clck_gen.py:117 IND CLOCK 365976
2025-03-12 07:12:16 [DEBUG] clck_gen.py:117 IND CLOCK 366078
2025-03-12 07:12:17 [DEBUG] clck_gen.py:117 IND CLOCK 366180
2025-03-12 07:12:17 [DEBUG] clck_gen.py:117 IND CLOCK 366282
2025-03-12 07:12:18 [DEBUG] clck_gen.py:117 IND CLOCK 366384
2025-03-12 07:12:18 [DEBUG] clck_gen.py:117 IND CLOCK 366486
2025-03-12 07:12:19 [DEBUG] clck_gen.py:117 IND CLOCK 366588
2025-03-12 07:12:19 [DEBUG] clck_gen.py:117 IND CLOCK 366690
2025-03-12 07:12:20 [DEBUG] clck_gen.py:117 IND CLOCK 366792
2025-03-12 07:12:20 [DEBUG] clck_gen.py:117 IND CLOCK 366894
2025-03-12 07:12:21 [DEBUG] clck_gen.py:117 IND CLOCK 366996
2025-03-12 07:12:21 [DEBUG] clck_gen.py:117 IND CLOCK 367098
2025-03-12 07:12:22 [DEBUG] clck_gen.py:117 IND CLOCK 367200
2025-03-12 07:12:22 [DEBUG] clck_gen.py:117 IND CLOCK 367302
2025-03-12 07:12:23 [DEBUG] clck_gen.py:117 IND CLOCK 367404
2025-03-12 07:12:23 [DEBUG] clck_gen.py:117 IND CLOCK 367506
2025-03-12 07:12:24 [DEBUG] clck_gen.py:117 IND CLOCK 367608
2025-03-12 07:12:24 [DEBUG] clck_gen.py:117 IND CLOCK 367710
2025-03-12 07:12:25 [DEBUG] clck_gen.py:117 IND CLOCK 367812
2025-03-12 07:12:25 [DEBUG] clck_gen.py:117 IND CLOCK 367914
2025-03-12 07:12:25 [DEBUG] clck_gen.py:117 IND CLOCK 368016
2025-03-12 07:12:26 [DEBUG] clck_gen.py:117 IND CLOCK 368118
2025-03-12 07:12:26 [DEBUG] clck_gen.py:117 IND CLOCK 368220
2025-03-12 07:12:27 [DEBUG] clck_gen.py:117 IND CLOCK 368322
2025-03-12 07:12:27 [DEBUG] clck_gen.py:117 IND CLOCK 368424
2025-03-12 07:12:28 [DEBUG] clck_gen.py:117 IND CLOCK 368526
2025-03-12 07:12:28 [DEBUG] clck_gen.py:117 IND CLOCK 368628
2025-03-12 07:12:29 [DEBUG] clck_gen.py:117 IND CLOCK 368730
2025-03-12 07:12:29 [DEBUG] clck_gen.py:117 IND CLOCK 368832
2025-03-12 07:12:30 [DEBUG] clck_gen.py:117 IND CLOCK 368934
2025-03-12 07:12:30 [DEBUG] clck_gen.py:117 IND CLOCK 369036
2025-03-12 07:12:31 [DEBUG] clck_gen.py:117 IND CLOCK 369138
2025-03-12 07:12:31 [DEBUG] clck_gen.py:117 IND CLOCK 369240
2025-03-12 07:12:32 [DEBUG] clck_gen.py:117 IND CLOCK 369342
2025-03-12 07:12:32 [DEBUG] clck_gen.py:117 IND CLOCK 369444
2025-03-12 07:12:33 [DEBUG] clck_gen.py:117 IND CLOCK 369546
2025-03-12 07:12:33 [DEBUG] clck_gen.py:117 IND CLOCK 369648
2025-03-12 07:12:33 [DEBUG] clck_gen.py:117 IND CLOCK 369750
2025-03-12 07:12:34 [DEBUG] clck_gen.py:117 IND CLOCK 369852
2025-03-12 07:12:34 [DEBUG] clck_gen.py:117 IND CLOCK 369954
2025-03-12 07:12:35 [DEBUG] clck_gen.py:117 IND CLOCK 370056
2025-03-12 07:12:35 [DEBUG] clck_gen.py:117 IND CLOCK 370158
2025-03-12 07:12:36 [DEBUG] clck_gen.py:117 IND CLOCK 370260
2025-03-12 07:12:36 [DEBUG] clck_gen.py:117 IND CLOCK 370362
2025-03-12 07:12:37 [DEBUG] clck_gen.py:117 IND CLOCK 370464
2025-03-12 07:12:37 [DEBUG] clck_gen.py:117 IND CLOCK 370566
2025-03-12 07:12:38 [DEBUG] clck_gen.py:117 IND CLOCK 370668
2025-03-12 07:12:38 [DEBUG] clck_gen.py:117 IND CLOCK 370770
2025-03-12 07:12:39 [DEBUG] clck_gen.py:117 IND CLOCK 370872
2025-03-12 07:12:39 [DEBUG] clck_gen.py:117 IND CLOCK 370974
2025-03-12 07:12:40 [DEBUG] clck_gen.py:117 IND CLOCK 371076
2025-03-12 07:12:40 [DEBUG] clck_gen.py:117 IND CLOCK 371178
2025-03-12 07:12:41 [DEBUG] clck_gen.py:117 IND CLOCK 371280
2025-03-12 07:12:41 [DEBUG] clck_gen.py:117 IND CLOCK 371382
2025-03-12 07:12:41 [DEBUG] clck_gen.py:117 IND CLOCK 371484
2025-03-12 07:12:42 [DEBUG] clck_gen.py:117 IND CLOCK 371586
2025-03-12 07:12:42 [DEBUG] clck_gen.py:117 IND CLOCK 371688
2025-03-12 07:12:43 [DEBUG] clck_gen.py:117 IND CLOCK 371790
2025-03-12 07:12:43 [DEBUG] clck_gen.py:117 IND CLOCK 371892
2025-03-12 07:12:44 [DEBUG] clck_gen.py:117 IND CLOCK 371994
2025-03-12 07:12:44 [DEBUG] clck_gen.py:117 IND CLOCK 372096
2025-03-12 07:12:44 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -973us; resetting the clock
2025-03-12 07:12:45 [DEBUG] clck_gen.py:117 IND CLOCK 372198
2025-03-12 07:12:45 [DEBUG] clck_gen.py:117 IND CLOCK 372300
2025-03-12 07:12:46 [DEBUG] clck_gen.py:117 IND CLOCK 372402
2025-03-12 07:12:46 [DEBUG] clck_gen.py:117 IND CLOCK 372504
2025-03-12 07:12:47 [DEBUG] clck_gen.py:117 IND CLOCK 372606
2025-03-12 07:12:47 [DEBUG] clck_gen.py:117 IND CLOCK 372708
2025-03-12 07:12:48 [DEBUG] clck_gen.py:117 IND CLOCK 372810
2025-03-12 07:12:48 [DEBUG] clck_gen.py:117 IND CLOCK 372912
2025-03-12 07:12:49 [DEBUG] clck_gen.py:117 IND CLOCK 373014
2025-03-12 07:12:49 [DEBUG] clck_gen.py:117 IND CLOCK 373116
2025-03-12 07:12:49 [DEBUG] clck_gen.py:117 IND CLOCK 373218
2025-03-12 07:12:50 [DEBUG] clck_gen.py:117 IND CLOCK 373320
2025-03-12 07:12:50 [DEBUG] clck_gen.py:117 IND CLOCK 373422
2025-03-12 07:12:51 [DEBUG] clck_gen.py:117 IND CLOCK 373524
2025-03-12 07:12:51 [DEBUG] clck_gen.py:117 IND CLOCK 373626
2025-03-12 07:12:52 [DEBUG] clck_gen.py:117 IND CLOCK 373728
2025-03-12 07:12:52 [DEBUG] clck_gen.py:117 IND CLOCK 373830
2025-03-12 07:12:53 [DEBUG] clck_gen.py:117 IND CLOCK 373932
2025-03-12 07:12:53 [DEBUG] clck_gen.py:117 IND CLOCK 374034
2025-03-12 07:12:54 [DEBUG] clck_gen.py:117 IND CLOCK 374136
2025-03-12 07:12:54 [DEBUG] clck_gen.py:117 IND CLOCK 374238
2025-03-12 07:12:55 [DEBUG] clck_gen.py:117 IND CLOCK 374340
2025-03-12 07:12:55 [DEBUG] clck_gen.py:117 IND CLOCK 374442
2025-03-12 07:12:56 [DEBUG] clck_gen.py:117 IND CLOCK 374544
2025-03-12 07:12:56 [DEBUG] clck_gen.py:117 IND CLOCK 374646
2025-03-12 07:12:57 [DEBUG] clck_gen.py:117 IND CLOCK 374748
2025-03-12 07:12:57 [DEBUG] clck_gen.py:117 IND CLOCK 374850
2025-03-12 07:12:57 [DEBUG] clck_gen.py:117 IND CLOCK 374952
2025-03-12 07:12:58 [DEBUG] clck_gen.py:117 IND CLOCK 375054
2025-03-12 07:12:58 [DEBUG] clck_gen.py:117 IND CLOCK 375156
2025-03-12 07:12:59 [DEBUG] clck_gen.py:117 IND CLOCK 375258
2025-03-12 07:12:59 [DEBUG] clck_gen.py:117 IND CLOCK 375360
2025-03-12 07:13:00 [DEBUG] clck_gen.py:117 IND CLOCK 375462
2025-03-12 07:13:00 [DEBUG] clck_gen.py:117 IND CLOCK 375564
2025-03-12 07:13:01 [DEBUG] clck_gen.py:117 IND CLOCK 375666
2025-03-12 07:13:01 [DEBUG] clck_gen.py:117 IND CLOCK 375768
2025-03-12 07:13:02 [DEBUG] clck_gen.py:117 IND CLOCK 375870
2025-03-12 07:13:02 [DEBUG] clck_gen.py:117 IND CLOCK 375972
2025-03-12 07:13:03 [DEBUG] clck_gen.py:117 IND CLOCK 376074
2025-03-12 07:13:03 [DEBUG] clck_gen.py:117 IND CLOCK 376176
2025-03-12 07:13:04 [DEBUG] clck_gen.py:117 IND CLOCK 376278
2025-03-12 07:13:04 [DEBUG] clck_gen.py:117 IND CLOCK 376380
2025-03-12 07:13:05 [DEBUG] clck_gen.py:117 IND CLOCK 376482
2025-03-12 07:13:05 [DEBUG] clck_gen.py:117 IND CLOCK 376584
2025-03-12 07:13:05 [DEBUG] clck_gen.py:117 IND CLOCK 376686
2025-03-12 07:13:06 [DEBUG] clck_gen.py:117 IND CLOCK 376788
2025-03-12 07:13:06 [DEBUG] clck_gen.py:117 IND CLOCK 376890
2025-03-12 07:13:07 [DEBUG] clck_gen.py:117 IND CLOCK 376992
2025-03-12 07:13:07 [DEBUG] clck_gen.py:117 IND CLOCK 377094
2025-03-12 07:13:08 [DEBUG] clck_gen.py:117 IND CLOCK 377196
2025-03-12 07:13:08 [DEBUG] clck_gen.py:117 IND CLOCK 377298
2025-03-12 07:13:09 [DEBUG] clck_gen.py:117 IND CLOCK 377400
2025-03-12 07:13:09 [DEBUG] clck_gen.py:117 IND CLOCK 377502
2025-03-12 07:13:10 [DEBUG] clck_gen.py:117 IND CLOCK 377604
2025-03-12 07:13:10 [DEBUG] clck_gen.py:117 IND CLOCK 377706
2025-03-12 07:13:11 [DEBUG] clck_gen.py:117 IND CLOCK 377808
2025-03-12 07:13:11 [DEBUG] clck_gen.py:117 IND CLOCK 377910
2025-03-12 07:13:12 [DEBUG] clck_gen.py:117 IND CLOCK 378012
2025-03-12 07:13:12 [DEBUG] clck_gen.py:117 IND CLOCK 378114
2025-03-12 07:13:13 [DEBUG] clck_gen.py:117 IND CLOCK 378216
2025-03-12 07:13:13 [DEBUG] clck_gen.py:117 IND CLOCK 378318
2025-03-12 07:13:13 [DEBUG] clck_gen.py:117 IND CLOCK 378420
2025-03-12 07:13:14 [DEBUG] clck_gen.py:117 IND CLOCK 378522
2025-03-12 07:13:14 [DEBUG] clck_gen.py:117 IND CLOCK 378624
2025-03-12 07:13:15 [DEBUG] clck_gen.py:117 IND CLOCK 378726
2025-03-12 07:13:15 [DEBUG] clck_gen.py:117 IND CLOCK 378828
2025-03-12 07:13:16 [DEBUG] clck_gen.py:117 IND CLOCK 378930
2025-03-12 07:13:16 [DEBUG] clck_gen.py:117 IND CLOCK 379032
2025-03-12 07:13:17 [DEBUG] clck_gen.py:117 IND CLOCK 379134
2025-03-12 07:13:17 [DEBUG] clck_gen.py:117 IND CLOCK 379236
2025-03-12 07:13:18 [DEBUG] clck_gen.py:117 IND CLOCK 379338
2025-03-12 07:13:18 [DEBUG] clck_gen.py:117 IND CLOCK 379440
2025-03-12 07:13:19 [DEBUG] clck_gen.py:117 IND CLOCK 379542
2025-03-12 07:13:19 [DEBUG] clck_gen.py:117 IND CLOCK 379644
2025-03-12 07:13:20 [DEBUG] clck_gen.py:117 IND CLOCK 379746
2025-03-12 07:13:20 [DEBUG] clck_gen.py:117 IND CLOCK 379848
2025-03-12 07:13:21 [DEBUG] clck_gen.py:117 IND CLOCK 379950
2025-03-12 07:13:21 [DEBUG] clck_gen.py:117 IND CLOCK 380052
2025-03-12 07:13:21 [DEBUG] clck_gen.py:117 IND CLOCK 380154
2025-03-12 07:13:22 [DEBUG] clck_gen.py:117 IND CLOCK 380256
2025-03-12 07:13:22 [DEBUG] clck_gen.py:117 IND CLOCK 380358
2025-03-12 07:13:23 [DEBUG] clck_gen.py:117 IND CLOCK 380460
2025-03-12 07:13:23 [DEBUG] clck_gen.py:117 IND CLOCK 380562
2025-03-12 07:13:24 [DEBUG] clck_gen.py:117 IND CLOCK 380664
2025-03-12 07:13:24 [DEBUG] clck_gen.py:117 IND CLOCK 380766
2025-03-12 07:13:25 [DEBUG] clck_gen.py:117 IND CLOCK 380868
2025-03-12 07:13:25 [DEBUG] clck_gen.py:117 IND CLOCK 380970
2025-03-12 07:13:26 [DEBUG] clck_gen.py:117 IND CLOCK 381072
2025-03-12 07:13:26 [DEBUG] clck_gen.py:117 IND CLOCK 381174
2025-03-12 07:13:27 [DEBUG] clck_gen.py:117 IND CLOCK 381276
2025-03-12 07:13:27 [DEBUG] clck_gen.py:117 IND CLOCK 381378
2025-03-12 07:13:28 [DEBUG] clck_gen.py:117 IND CLOCK 381480
2025-03-12 07:13:28 [DEBUG] clck_gen.py:117 IND CLOCK 381582
2025-03-12 07:13:29 [DEBUG] clck_gen.py:117 IND CLOCK 381684
2025-03-12 07:13:29 [DEBUG] clck_gen.py:117 IND CLOCK 381786
2025-03-12 07:13:29 [DEBUG] clck_gen.py:117 IND CLOCK 381888
2025-03-12 07:13:30 [DEBUG] clck_gen.py:117 IND CLOCK 381990
2025-03-12 07:13:30 [DEBUG] clck_gen.py:117 IND CLOCK 382092
2025-03-12 07:13:31 [DEBUG] clck_gen.py:117 IND CLOCK 382194
2025-03-12 07:13:31 [DEBUG] clck_gen.py:117 IND CLOCK 382296
2025-03-12 07:13:32 [DEBUG] clck_gen.py:117 IND CLOCK 382398
2025-03-12 07:13:32 [DEBUG] clck_gen.py:117 IND CLOCK 382500
2025-03-12 07:13:33 [DEBUG] clck_gen.py:117 IND CLOCK 382602
2025-03-12 07:13:33 [DEBUG] clck_gen.py:117 IND CLOCK 382704
2025-03-12 07:13:34 [DEBUG] clck_gen.py:117 IND CLOCK 382806
2025-03-12 07:13:34 [DEBUG] clck_gen.py:117 IND CLOCK 382908
2025-03-12 07:13:35 [DEBUG] clck_gen.py:117 IND CLOCK 383010
2025-03-12 07:13:35 [DEBUG] clck_gen.py:117 IND CLOCK 383112
2025-03-12 07:13:36 [DEBUG] clck_gen.py:117 IND CLOCK 383214
2025-03-12 07:13:36 [DEBUG] clck_gen.py:117 IND CLOCK 383316
2025-03-12 07:13:37 [DEBUG] clck_gen.py:117 IND CLOCK 383418
2025-03-12 07:13:37 [DEBUG] clck_gen.py:117 IND CLOCK 383520
2025-03-12 07:13:37 [DEBUG] clck_gen.py:117 IND CLOCK 383622
2025-03-12 07:13:38 [DEBUG] clck_gen.py:117 IND CLOCK 383724
2025-03-12 07:13:38 [DEBUG] clck_gen.py:117 IND CLOCK 383826
2025-03-12 07:13:39 [DEBUG] clck_gen.py:117 IND CLOCK 383928
2025-03-12 07:13:39 [DEBUG] clck_gen.py:117 IND CLOCK 384030
2025-03-12 07:13:40 [DEBUG] clck_gen.py:117 IND CLOCK 384132
2025-03-12 07:13:40 [DEBUG] clck_gen.py:117 IND CLOCK 384234
2025-03-12 07:13:41 [DEBUG] clck_gen.py:117 IND CLOCK 384336
2025-03-12 07:13:41 [DEBUG] clck_gen.py:117 IND CLOCK 384438
2025-03-12 07:13:42 [DEBUG] clck_gen.py:117 IND CLOCK 384540
2025-03-12 07:13:42 [DEBUG] clck_gen.py:117 IND CLOCK 384642
2025-03-12 07:13:43 [DEBUG] clck_gen.py:117 IND CLOCK 384744
2025-03-12 07:13:43 [DEBUG] clck_gen.py:117 IND CLOCK 384846
2025-03-12 07:13:44 [DEBUG] clck_gen.py:117 IND CLOCK 384948
2025-03-12 07:13:44 [DEBUG] clck_gen.py:117 IND CLOCK 385050
2025-03-12 07:13:45 [DEBUG] clck_gen.py:117 IND CLOCK 385152
2025-03-12 07:13:45 [DEBUG] clck_gen.py:117 IND CLOCK 385254
2025-03-12 07:13:45 [DEBUG] clck_gen.py:117 IND CLOCK 385356
2025-03-12 07:13:46 [DEBUG] clck_gen.py:117 IND CLOCK 385458
2025-03-12 07:13:46 [DEBUG] clck_gen.py:117 IND CLOCK 385560
2025-03-12 07:13:47 [DEBUG] clck_gen.py:117 IND CLOCK 385662
2025-03-12 07:13:47 [DEBUG] clck_gen.py:117 IND CLOCK 385764
2025-03-12 07:13:48 [DEBUG] clck_gen.py:117 IND CLOCK 385866
2025-03-12 07:13:48 [DEBUG] clck_gen.py:117 IND CLOCK 385968
2025-03-12 07:13:49 [DEBUG] clck_gen.py:117 IND CLOCK 386070
2025-03-12 07:13:49 [DEBUG] clck_gen.py:117 IND CLOCK 386172
2025-03-12 07:13:50 [DEBUG] clck_gen.py:117 IND CLOCK 386274
2025-03-12 07:13:50 [DEBUG] clck_gen.py:117 IND CLOCK 386376
2025-03-12 07:13:51 [DEBUG] clck_gen.py:117 IND CLOCK 386478
2025-03-12 07:13:51 [DEBUG] clck_gen.py:117 IND CLOCK 386580
2025-03-12 07:13:52 [DEBUG] clck_gen.py:117 IND CLOCK 386682
2025-03-12 07:13:52 [DEBUG] clck_gen.py:117 IND CLOCK 386784
2025-03-12 07:13:53 [DEBUG] clck_gen.py:117 IND CLOCK 386886
2025-03-12 07:13:53 [DEBUG] clck_gen.py:117 IND CLOCK 386988
2025-03-12 07:13:53 [DEBUG] clck_gen.py:117 IND CLOCK 387090
2025-03-12 07:13:54 [DEBUG] clck_gen.py:117 IND CLOCK 387192
2025-03-12 07:13:54 [DEBUG] clck_gen.py:117 IND CLOCK 387294
2025-03-12 07:13:55 [DEBUG] clck_gen.py:117 IND CLOCK 387396
2025-03-12 07:13:55 [DEBUG] clck_gen.py:117 IND CLOCK 387498
2025-03-12 07:13:56 [DEBUG] clck_gen.py:117 IND CLOCK 387600
2025-03-12 07:13:56 [DEBUG] clck_gen.py:117 IND CLOCK 387702
2025-03-12 07:13:57 [DEBUG] clck_gen.py:117 IND CLOCK 387804
2025-03-12 07:13:57 [DEBUG] clck_gen.py:117 IND CLOCK 387906
2025-03-12 07:13:58 [DEBUG] clck_gen.py:117 IND CLOCK 388008
2025-03-12 07:13:58 [DEBUG] clck_gen.py:117 IND CLOCK 388110
2025-03-12 07:13:59 [DEBUG] clck_gen.py:117 IND CLOCK 388212
2025-03-12 07:13:59 [DEBUG] clck_gen.py:117 IND CLOCK 388314
2025-03-12 07:14:00 [DEBUG] clck_gen.py:117 IND CLOCK 388416
2025-03-12 07:14:00 [DEBUG] clck_gen.py:117 IND CLOCK 388518
2025-03-12 07:14:01 [DEBUG] clck_gen.py:117 IND CLOCK 388620
2025-03-12 07:14:01 [DEBUG] clck_gen.py:117 IND CLOCK 388722
2025-03-12 07:14:01 [DEBUG] clck_gen.py:117 IND CLOCK 388824
2025-03-12 07:14:02 [DEBUG] clck_gen.py:117 IND CLOCK 388926
2025-03-12 07:14:02 [DEBUG] clck_gen.py:117 IND CLOCK 389028
2025-03-12 07:14:03 [DEBUG] clck_gen.py:117 IND CLOCK 389130
2025-03-12 07:14:03 [DEBUG] clck_gen.py:117 IND CLOCK 389232
2025-03-12 07:14:04 [DEBUG] clck_gen.py:117 IND CLOCK 389334
2025-03-12 07:14:04 [DEBUG] clck_gen.py:117 IND CLOCK 389436
2025-03-12 07:14:05 [DEBUG] clck_gen.py:117 IND CLOCK 389538
2025-03-12 07:14:05 [DEBUG] clck_gen.py:117 IND CLOCK 389640
2025-03-12 07:14:06 [DEBUG] clck_gen.py:117 IND CLOCK 389742
2025-03-12 07:14:06 [DEBUG] clck_gen.py:117 IND CLOCK 389844
2025-03-12 07:14:07 [DEBUG] clck_gen.py:117 IND CLOCK 389946
2025-03-12 07:14:07 [DEBUG] clck_gen.py:117 IND CLOCK 390048
2025-03-12 07:14:08 [DEBUG] clck_gen.py:117 IND CLOCK 390150
2025-03-12 07:14:08 [DEBUG] clck_gen.py:117 IND CLOCK 390252
2025-03-12 07:14:09 [DEBUG] clck_gen.py:117 IND CLOCK 390354
2025-03-12 07:14:09 [DEBUG] clck_gen.py:117 IND CLOCK 390456
2025-03-12 07:14:09 [DEBUG] clck_gen.py:117 IND CLOCK 390558
2025-03-12 07:14:10 [DEBUG] clck_gen.py:117 IND CLOCK 390660
2025-03-12 07:14:10 [DEBUG] clck_gen.py:117 IND CLOCK 390762
2025-03-12 07:14:11 [DEBUG] clck_gen.py:117 IND CLOCK 390864
2025-03-12 07:14:11 [DEBUG] clck_gen.py:117 IND CLOCK 390966
2025-03-12 07:14:12 [DEBUG] clck_gen.py:117 IND CLOCK 391068
2025-03-12 07:14:12 [DEBUG] clck_gen.py:117 IND CLOCK 391170
2025-03-12 07:14:13 [DEBUG] clck_gen.py:117 IND CLOCK 391272
2025-03-12 07:14:13 [DEBUG] clck_gen.py:117 IND CLOCK 391374
2025-03-12 07:14:14 [DEBUG] clck_gen.py:117 IND CLOCK 391476
2025-03-12 07:14:14 [DEBUG] clck_gen.py:117 IND CLOCK 391578
2025-03-12 07:14:15 [DEBUG] clck_gen.py:117 IND CLOCK 391680
2025-03-12 07:14:15 [DEBUG] clck_gen.py:117 IND CLOCK 391782
2025-03-12 07:14:16 [DEBUG] clck_gen.py:117 IND CLOCK 391884
2025-03-12 07:14:16 [DEBUG] clck_gen.py:117 IND CLOCK 391986
2025-03-12 07:14:17 [DEBUG] clck_gen.py:117 IND CLOCK 392088
2025-03-12 07:14:17 [DEBUG] clck_gen.py:117 IND CLOCK 392190
2025-03-12 07:14:17 [DEBUG] clck_gen.py:117 IND CLOCK 392292
2025-03-12 07:14:18 [DEBUG] clck_gen.py:117 IND CLOCK 392394
2025-03-12 07:14:18 [DEBUG] clck_gen.py:117 IND CLOCK 392496
2025-03-12 07:14:19 [DEBUG] clck_gen.py:117 IND CLOCK 392598
2025-03-12 07:14:19 [DEBUG] clck_gen.py:117 IND CLOCK 392700
2025-03-12 07:14:20 [DEBUG] clck_gen.py:117 IND CLOCK 392802
2025-03-12 07:14:20 [DEBUG] clck_gen.py:117 IND CLOCK 392904
2025-03-12 07:14:21 [DEBUG] clck_gen.py:117 IND CLOCK 393006
2025-03-12 07:14:21 [DEBUG] clck_gen.py:117 IND CLOCK 393108
2025-03-12 07:14:22 [DEBUG] clck_gen.py:117 IND CLOCK 393210
2025-03-12 07:14:22 [DEBUG] clck_gen.py:117 IND CLOCK 393312
2025-03-12 07:14:23 [DEBUG] clck_gen.py:117 IND CLOCK 393414
2025-03-12 07:14:23 [DEBUG] clck_gen.py:117 IND CLOCK 393516
2025-03-12 07:14:24 [DEBUG] clck_gen.py:117 IND CLOCK 393618
2025-03-12 07:14:24 [DEBUG] clck_gen.py:117 IND CLOCK 393720
2025-03-12 07:14:25 [DEBUG] clck_gen.py:117 IND CLOCK 393822
2025-03-12 07:14:25 [DEBUG] clck_gen.py:117 IND CLOCK 393924
2025-03-12 07:14:25 [DEBUG] clck_gen.py:117 IND CLOCK 394026
2025-03-12 07:14:26 [DEBUG] clck_gen.py:117 IND CLOCK 394128
2025-03-12 07:14:26 [DEBUG] clck_gen.py:117 IND CLOCK 394230
2025-03-12 07:14:27 [DEBUG] clck_gen.py:117 IND CLOCK 394332
2025-03-12 07:14:27 [DEBUG] clck_gen.py:117 IND CLOCK 394434
2025-03-12 07:14:28 [DEBUG] clck_gen.py:117 IND CLOCK 394536
2025-03-12 07:14:28 [DEBUG] clck_gen.py:117 IND CLOCK 394638
2025-03-12 07:14:29 [DEBUG] clck_gen.py:117 IND CLOCK 394740
2025-03-12 07:14:29 [DEBUG] clck_gen.py:117 IND CLOCK 394842
2025-03-12 07:14:30 [DEBUG] clck_gen.py:117 IND CLOCK 394944
2025-03-12 07:14:30 [DEBUG] clck_gen.py:117 IND CLOCK 395046
2025-03-12 07:14:31 [DEBUG] clck_gen.py:117 IND CLOCK 395148
2025-03-12 07:14:31 [DEBUG] clck_gen.py:117 IND CLOCK 395250
2025-03-12 07:14:32 [DEBUG] clck_gen.py:117 IND CLOCK 395352
2025-03-12 07:14:32 [DEBUG] clck_gen.py:117 IND CLOCK 395454
2025-03-12 07:14:33 [DEBUG] clck_gen.py:117 IND CLOCK 395556
2025-03-12 07:14:33 [DEBUG] clck_gen.py:117 IND CLOCK 395658
2025-03-12 07:14:33 [DEBUG] clck_gen.py:117 IND CLOCK 395760
2025-03-12 07:14:34 [DEBUG] clck_gen.py:117 IND CLOCK 395862
2025-03-12 07:14:34 [DEBUG] clck_gen.py:117 IND CLOCK 395964
2025-03-12 07:14:35 [DEBUG] clck_gen.py:117 IND CLOCK 396066
2025-03-12 07:14:35 [DEBUG] clck_gen.py:117 IND CLOCK 396168
2025-03-12 07:14:36 [DEBUG] clck_gen.py:117 IND CLOCK 396270
2025-03-12 07:14:36 [DEBUG] clck_gen.py:117 IND CLOCK 396372
2025-03-12 07:14:37 [DEBUG] clck_gen.py:117 IND CLOCK 396474
2025-03-12 07:14:37 [DEBUG] clck_gen.py:117 IND CLOCK 396576
2025-03-12 07:14:38 [DEBUG] clck_gen.py:117 IND CLOCK 396678
2025-03-12 07:14:38 [DEBUG] clck_gen.py:117 IND CLOCK 396780
2025-03-12 07:14:39 [DEBUG] clck_gen.py:117 IND CLOCK 396882
2025-03-12 07:14:39 [DEBUG] clck_gen.py:117 IND CLOCK 396984
2025-03-12 07:14:40 [DEBUG] clck_gen.py:117 IND CLOCK 397086
2025-03-12 07:14:40 [DEBUG] clck_gen.py:117 IND CLOCK 397188
2025-03-12 07:14:41 [DEBUG] clck_gen.py:117 IND CLOCK 397290
2025-03-12 07:14:41 [DEBUG] clck_gen.py:117 IND CLOCK 397392
2025-03-12 07:14:41 [DEBUG] clck_gen.py:117 IND CLOCK 397494
2025-03-12 07:14:42 [DEBUG] clck_gen.py:117 IND CLOCK 397596
2025-03-12 07:14:42 [DEBUG] clck_gen.py:117 IND CLOCK 397698
2025-03-12 07:14:43 [DEBUG] clck_gen.py:117 IND CLOCK 397800
2025-03-12 07:14:43 [DEBUG] clck_gen.py:117 IND CLOCK 397902
2025-03-12 07:14:44 [DEBUG] clck_gen.py:117 IND CLOCK 398004
2025-03-12 07:14:44 [DEBUG] clck_gen.py:117 IND CLOCK 398106
2025-03-12 07:14:45 [DEBUG] clck_gen.py:117 IND CLOCK 398208
2025-03-12 07:14:45 [DEBUG] clck_gen.py:117 IND CLOCK 398310
2025-03-12 07:14:46 [DEBUG] clck_gen.py:117 IND CLOCK 398412
2025-03-12 07:14:46 [DEBUG] clck_gen.py:117 IND CLOCK 398514
2025-03-12 07:14:47 [DEBUG] clck_gen.py:117 IND CLOCK 398616
2025-03-12 07:14:47 [DEBUG] clck_gen.py:117 IND CLOCK 398718
2025-03-12 07:14:48 [DEBUG] clck_gen.py:117 IND CLOCK 398820
2025-03-12 07:14:48 [DEBUG] clck_gen.py:117 IND CLOCK 398922
2025-03-12 07:14:49 [DEBUG] clck_gen.py:117 IND CLOCK 399024
2025-03-12 07:14:49 [DEBUG] clck_gen.py:117 IND CLOCK 399126
2025-03-12 07:14:49 [DEBUG] clck_gen.py:117 IND CLOCK 399228
2025-03-12 07:14:50 [DEBUG] clck_gen.py:117 IND CLOCK 399330
2025-03-12 07:14:50 [DEBUG] clck_gen.py:117 IND CLOCK 399432
2025-03-12 07:14:51 [DEBUG] clck_gen.py:117 IND CLOCK 399534
2025-03-12 07:14:51 [DEBUG] clck_gen.py:117 IND CLOCK 399636
2025-03-12 07:14:52 [DEBUG] clck_gen.py:117 IND CLOCK 399738
2025-03-12 07:14:52 [DEBUG] clck_gen.py:117 IND CLOCK 399840
2025-03-12 07:14:53 [DEBUG] clck_gen.py:117 IND CLOCK 399942
2025-03-12 07:14:53 [DEBUG] clck_gen.py:117 IND CLOCK 400044
2025-03-12 07:14:54 [DEBUG] clck_gen.py:117 IND CLOCK 400146
2025-03-12 07:14:54 [DEBUG] clck_gen.py:117 IND CLOCK 400248
2025-03-12 07:14:55 [DEBUG] clck_gen.py:117 IND CLOCK 400350
2025-03-12 07:14:55 [DEBUG] clck_gen.py:117 IND CLOCK 400452
2025-03-12 07:14:56 [DEBUG] clck_gen.py:117 IND CLOCK 400554
2025-03-12 07:14:56 [DEBUG] clck_gen.py:117 IND CLOCK 400656
2025-03-12 07:14:57 [DEBUG] clck_gen.py:117 IND CLOCK 400758
2025-03-12 07:14:57 [DEBUG] clck_gen.py:117 IND CLOCK 400860
2025-03-12 07:14:57 [DEBUG] clck_gen.py:117 IND CLOCK 400962
2025-03-12 07:14:58 [DEBUG] clck_gen.py:117 IND CLOCK 401064
2025-03-12 07:14:58 [DEBUG] clck_gen.py:117 IND CLOCK 401166
2025-03-12 07:14:59 [DEBUG] clck_gen.py:117 IND CLOCK 401268
2025-03-12 07:14:59 [DEBUG] clck_gen.py:117 IND CLOCK 401370
2025-03-12 07:15:00 [DEBUG] clck_gen.py:117 IND CLOCK 401472
2025-03-12 07:15:00 [DEBUG] clck_gen.py:117 IND CLOCK 401574
2025-03-12 07:15:01 [DEBUG] clck_gen.py:117 IND CLOCK 401676
2025-03-12 07:15:01 [DEBUG] clck_gen.py:117 IND CLOCK 401778
2025-03-12 07:15:02 [DEBUG] clck_gen.py:117 IND CLOCK 401880
2025-03-12 07:15:02 [DEBUG] clck_gen.py:117 IND CLOCK 401982
2025-03-12 07:15:03 [DEBUG] clck_gen.py:117 IND CLOCK 402084
2025-03-12 07:15:03 [DEBUG] clck_gen.py:117 IND CLOCK 402186
2025-03-12 07:15:04 [DEBUG] clck_gen.py:117 IND CLOCK 402288
2025-03-12 07:15:04 [DEBUG] clck_gen.py:117 IND CLOCK 402390
2025-03-12 07:15:05 [DEBUG] clck_gen.py:117 IND CLOCK 402492
2025-03-12 07:15:05 [DEBUG] clck_gen.py:117 IND CLOCK 402594
2025-03-12 07:15:05 [DEBUG] clck_gen.py:117 IND CLOCK 402696
2025-03-12 07:15:06 [DEBUG] clck_gen.py:117 IND CLOCK 402798
2025-03-12 07:15:06 [DEBUG] clck_gen.py:117 IND CLOCK 402900
2025-03-12 07:15:07 [DEBUG] clck_gen.py:117 IND CLOCK 403002
2025-03-12 07:15:07 [DEBUG] clck_gen.py:117 IND CLOCK 403104
2025-03-12 07:15:08 [DEBUG] clck_gen.py:117 IND CLOCK 403206
2025-03-12 07:15:08 [DEBUG] clck_gen.py:117 IND CLOCK 403308
2025-03-12 07:15:09 [DEBUG] clck_gen.py:117 IND CLOCK 403410
2025-03-12 07:15:09 [DEBUG] clck_gen.py:117 IND CLOCK 403512
2025-03-12 07:15:10 [DEBUG] clck_gen.py:117 IND CLOCK 403614
2025-03-12 07:15:10 [DEBUG] clck_gen.py:117 IND CLOCK 403716
2025-03-12 07:15:11 [DEBUG] clck_gen.py:117 IND CLOCK 403818
2025-03-12 07:15:11 [DEBUG] clck_gen.py:117 IND CLOCK 403920
2025-03-12 07:15:12 [DEBUG] clck_gen.py:117 IND CLOCK 404022
2025-03-12 07:15:12 [DEBUG] clck_gen.py:117 IND CLOCK 404124
2025-03-12 07:15:13 [DEBUG] clck_gen.py:117 IND CLOCK 404226
2025-03-12 07:15:13 [DEBUG] clck_gen.py:117 IND CLOCK 404328
2025-03-12 07:15:13 [DEBUG] clck_gen.py:117 IND CLOCK 404430
2025-03-12 07:15:14 [DEBUG] clck_gen.py:117 IND CLOCK 404532
2025-03-12 07:15:14 [DEBUG] clck_gen.py:117 IND CLOCK 404634
2025-03-12 07:15:15 [DEBUG] clck_gen.py:117 IND CLOCK 404736
2025-03-12 07:15:15 [DEBUG] clck_gen.py:117 IND CLOCK 404838
2025-03-12 07:15:16 [DEBUG] clck_gen.py:117 IND CLOCK 404940
2025-03-12 07:15:16 [DEBUG] clck_gen.py:117 IND CLOCK 405042
2025-03-12 07:15:17 [DEBUG] clck_gen.py:117 IND CLOCK 405144
2025-03-12 07:15:17 [DEBUG] clck_gen.py:117 IND CLOCK 405246
2025-03-12 07:15:18 [DEBUG] clck_gen.py:117 IND CLOCK 405348
2025-03-12 07:15:18 [DEBUG] clck_gen.py:117 IND CLOCK 405450
2025-03-12 07:15:19 [DEBUG] clck_gen.py:117 IND CLOCK 405552
2025-03-12 07:15:19 [DEBUG] clck_gen.py:117 IND CLOCK 405654
2025-03-12 07:15:20 [DEBUG] clck_gen.py:117 IND CLOCK 405756
2025-03-12 07:15:20 [DEBUG] clck_gen.py:117 IND CLOCK 405858
2025-03-12 07:15:21 [DEBUG] clck_gen.py:117 IND CLOCK 405960
2025-03-12 07:15:21 [DEBUG] clck_gen.py:117 IND CLOCK 406062
2025-03-12 07:15:21 [DEBUG] clck_gen.py:117 IND CLOCK 406164
2025-03-12 07:15:22 [DEBUG] clck_gen.py:117 IND CLOCK 406266
2025-03-12 07:15:22 [DEBUG] clck_gen.py:117 IND CLOCK 406368
2025-03-12 07:15:23 [DEBUG] clck_gen.py:117 IND CLOCK 406470
2025-03-12 07:15:23 [DEBUG] clck_gen.py:117 IND CLOCK 406572
2025-03-12 07:15:24 [DEBUG] clck_gen.py:117 IND CLOCK 406674
2025-03-12 07:15:24 [DEBUG] clck_gen.py:117 IND CLOCK 406776
2025-03-12 07:15:25 [DEBUG] clck_gen.py:117 IND CLOCK 406878
2025-03-12 07:15:25 [DEBUG] clck_gen.py:117 IND CLOCK 406980
2025-03-12 07:15:26 [DEBUG] clck_gen.py:117 IND CLOCK 407082
2025-03-12 07:15:26 [DEBUG] clck_gen.py:117 IND CLOCK 407184
2025-03-12 07:15:27 [DEBUG] clck_gen.py:117 IND CLOCK 407286
2025-03-12 07:15:27 [DEBUG] clck_gen.py:117 IND CLOCK 407388
2025-03-12 07:15:28 [DEBUG] clck_gen.py:117 IND CLOCK 407490
2025-03-12 07:15:28 [DEBUG] clck_gen.py:117 IND CLOCK 407592
2025-03-12 07:15:29 [DEBUG] clck_gen.py:117 IND CLOCK 407694
2025-03-12 07:15:29 [DEBUG] clck_gen.py:117 IND CLOCK 407796
2025-03-12 07:15:30 [DEBUG] clck_gen.py:117 IND CLOCK 407898
2025-03-12 07:15:30 [DEBUG] clck_gen.py:117 IND CLOCK 408000
2025-03-12 07:15:30 [DEBUG] clck_gen.py:117 IND CLOCK 408102
2025-03-12 07:15:31 [DEBUG] clck_gen.py:117 IND CLOCK 408204
2025-03-12 07:15:31 [DEBUG] clck_gen.py:117 IND CLOCK 408306
2025-03-12 07:15:32 [DEBUG] clck_gen.py:117 IND CLOCK 408408
2025-03-12 07:15:32 [DEBUG] clck_gen.py:117 IND CLOCK 408510
2025-03-12 07:15:33 [DEBUG] clck_gen.py:117 IND CLOCK 408612
2025-03-12 07:15:33 [DEBUG] clck_gen.py:117 IND CLOCK 408714
2025-03-12 07:15:34 [DEBUG] clck_gen.py:117 IND CLOCK 408816
2025-03-12 07:15:34 [DEBUG] clck_gen.py:117 IND CLOCK 408918
2025-03-12 07:15:35 [DEBUG] clck_gen.py:117 IND CLOCK 409020
2025-03-12 07:15:35 [DEBUG] clck_gen.py:117 IND CLOCK 409122
2025-03-12 07:15:36 [DEBUG] clck_gen.py:117 IND CLOCK 409224
2025-03-12 07:15:36 [DEBUG] clck_gen.py:117 IND CLOCK 409326
2025-03-12 07:15:37 [DEBUG] clck_gen.py:117 IND CLOCK 409428
2025-03-12 07:15:37 [DEBUG] clck_gen.py:117 IND CLOCK 409530
2025-03-12 07:15:38 [DEBUG] clck_gen.py:117 IND CLOCK 409632
2025-03-12 07:15:38 [DEBUG] clck_gen.py:117 IND CLOCK 409734
2025-03-12 07:15:38 [DEBUG] clck_gen.py:117 IND CLOCK 409836
2025-03-12 07:15:39 [DEBUG] clck_gen.py:117 IND CLOCK 409938
2025-03-12 07:15:39 [DEBUG] clck_gen.py:117 IND CLOCK 410040
2025-03-12 07:15:40 [DEBUG] clck_gen.py:117 IND CLOCK 410142
2025-03-12 07:15:40 [DEBUG] clck_gen.py:117 IND CLOCK 410244
2025-03-12 07:15:41 [DEBUG] clck_gen.py:117 IND CLOCK 410346
2025-03-12 07:15:41 [DEBUG] clck_gen.py:117 IND CLOCK 410448
2025-03-12 07:15:42 [DEBUG] clck_gen.py:117 IND CLOCK 410550
2025-03-12 07:15:42 [DEBUG] clck_gen.py:117 IND CLOCK 410652
2025-03-12 07:15:43 [DEBUG] clck_gen.py:117 IND CLOCK 410754
2025-03-12 07:15:43 [DEBUG] clck_gen.py:117 IND CLOCK 410856
2025-03-12 07:15:44 [DEBUG] clck_gen.py:117 IND CLOCK 410958
2025-03-12 07:15:44 [DEBUG] clck_gen.py:117 IND CLOCK 411060
2025-03-12 07:15:45 [DEBUG] clck_gen.py:117 IND CLOCK 411162
2025-03-12 07:15:45 [DEBUG] clck_gen.py:117 IND CLOCK 411264
2025-03-12 07:15:46 [DEBUG] clck_gen.py:117 IND CLOCK 411366
2025-03-12 07:15:46 [DEBUG] clck_gen.py:117 IND CLOCK 411468
2025-03-12 07:15:46 [DEBUG] clck_gen.py:117 IND CLOCK 411570
2025-03-12 07:15:47 [DEBUG] clck_gen.py:117 IND CLOCK 411672
2025-03-12 07:15:47 [DEBUG] clck_gen.py:117 IND CLOCK 411774
2025-03-12 07:15:48 [DEBUG] clck_gen.py:117 IND CLOCK 411876
2025-03-12 07:15:48 [DEBUG] clck_gen.py:117 IND CLOCK 411978
2025-03-12 07:15:49 [DEBUG] clck_gen.py:117 IND CLOCK 412080
2025-03-12 07:15:49 [DEBUG] clck_gen.py:117 IND CLOCK 412182
2025-03-12 07:15:50 [DEBUG] clck_gen.py:117 IND CLOCK 412284
2025-03-12 07:15:50 [DEBUG] clck_gen.py:117 IND CLOCK 412386
2025-03-12 07:15:51 [DEBUG] clck_gen.py:117 IND CLOCK 412488
2025-03-12 07:15:51 [DEBUG] clck_gen.py:117 IND CLOCK 412590
2025-03-12 07:15:52 [DEBUG] clck_gen.py:117 IND CLOCK 412692
2025-03-12 07:15:52 [DEBUG] clck_gen.py:117 IND CLOCK 412794
2025-03-12 07:15:53 [DEBUG] clck_gen.py:117 IND CLOCK 412896
2025-03-12 07:15:53 [DEBUG] clck_gen.py:117 IND CLOCK 412998
2025-03-12 07:15:54 [DEBUG] clck_gen.py:117 IND CLOCK 413100
2025-03-12 07:15:54 [DEBUG] clck_gen.py:117 IND CLOCK 413202
2025-03-12 07:15:54 [DEBUG] clck_gen.py:117 IND CLOCK 413304
2025-03-12 07:15:55 [DEBUG] clck_gen.py:117 IND CLOCK 413406
2025-03-12 07:15:55 [DEBUG] clck_gen.py:117 IND CLOCK 413508
2025-03-12 07:15:56 [DEBUG] clck_gen.py:117 IND CLOCK 413610
2025-03-12 07:15:56 [DEBUG] clck_gen.py:117 IND CLOCK 413712
2025-03-12 07:15:57 [DEBUG] clck_gen.py:117 IND CLOCK 413814
2025-03-12 07:15:57 [DEBUG] clck_gen.py:117 IND CLOCK 413916
2025-03-12 07:15:58 [DEBUG] clck_gen.py:117 IND CLOCK 414018
2025-03-12 07:15:58 [DEBUG] clck_gen.py:117 IND CLOCK 414120
2025-03-12 07:15:59 [DEBUG] clck_gen.py:117 IND CLOCK 414222
2025-03-12 07:15:59 [DEBUG] clck_gen.py:117 IND CLOCK 414324
2025-03-12 07:16:00 [DEBUG] clck_gen.py:117 IND CLOCK 414426
2025-03-12 07:16:00 [DEBUG] clck_gen.py:117 IND CLOCK 414528
2025-03-12 07:16:01 [DEBUG] clck_gen.py:117 IND CLOCK 414630
2025-03-12 07:16:01 [DEBUG] clck_gen.py:117 IND CLOCK 414732
2025-03-12 07:16:02 [DEBUG] clck_gen.py:117 IND CLOCK 414834
2025-03-12 07:16:02 [DEBUG] clck_gen.py:117 IND CLOCK 414936
2025-03-12 07:16:02 [DEBUG] clck_gen.py:117 IND CLOCK 415038
2025-03-12 07:16:03 [DEBUG] clck_gen.py:117 IND CLOCK 415140
2025-03-12 07:16:03 [DEBUG] clck_gen.py:117 IND CLOCK 415242
2025-03-12 07:16:04 [DEBUG] clck_gen.py:117 IND CLOCK 415344
2025-03-12 07:16:04 [DEBUG] clck_gen.py:117 IND CLOCK 415446
2025-03-12 07:16:05 [DEBUG] clck_gen.py:117 IND CLOCK 415548
2025-03-12 07:16:05 [DEBUG] clck_gen.py:117 IND CLOCK 415650
2025-03-12 07:16:06 [DEBUG] clck_gen.py:117 IND CLOCK 415752
2025-03-12 07:16:06 [DEBUG] clck_gen.py:117 IND CLOCK 415854
2025-03-12 07:16:07 [DEBUG] clck_gen.py:117 IND CLOCK 415956
2025-03-12 07:16:07 [DEBUG] clck_gen.py:117 IND CLOCK 416058
2025-03-12 07:16:08 [DEBUG] clck_gen.py:117 IND CLOCK 416160
2025-03-12 07:16:08 [DEBUG] clck_gen.py:117 IND CLOCK 416262
2025-03-12 07:16:09 [DEBUG] clck_gen.py:117 IND CLOCK 416364
2025-03-12 07:16:09 [DEBUG] clck_gen.py:117 IND CLOCK 416466
2025-03-12 07:16:10 [DEBUG] clck_gen.py:117 IND CLOCK 416568
2025-03-12 07:16:10 [DEBUG] clck_gen.py:117 IND CLOCK 416670
2025-03-12 07:16:10 [DEBUG] clck_gen.py:117 IND CLOCK 416772
2025-03-12 07:16:11 [DEBUG] clck_gen.py:117 IND CLOCK 416874
2025-03-12 07:16:11 [DEBUG] clck_gen.py:117 IND CLOCK 416976
2025-03-12 07:16:12 [DEBUG] clck_gen.py:117 IND CLOCK 417078
2025-03-12 07:16:12 [DEBUG] clck_gen.py:117 IND CLOCK 417180
2025-03-12 07:16:13 [DEBUG] clck_gen.py:117 IND CLOCK 417282
2025-03-12 07:16:13 [DEBUG] clck_gen.py:117 IND CLOCK 417384
2025-03-12 07:16:14 [DEBUG] clck_gen.py:117 IND CLOCK 417486
2025-03-12 07:16:14 [DEBUG] clck_gen.py:117 IND CLOCK 417588
2025-03-12 07:16:15 [DEBUG] clck_gen.py:117 IND CLOCK 417690
2025-03-12 07:16:15 [DEBUG] clck_gen.py:117 IND CLOCK 417792
2025-03-12 07:16:16 [DEBUG] clck_gen.py:117 IND CLOCK 417894
2025-03-12 07:16:16 [DEBUG] clck_gen.py:117 IND CLOCK 417996
2025-03-12 07:16:17 [DEBUG] clck_gen.py:117 IND CLOCK 418098
2025-03-12 07:16:17 [DEBUG] clck_gen.py:117 IND CLOCK 418200
2025-03-12 07:16:18 [DEBUG] clck_gen.py:117 IND CLOCK 418302
2025-03-12 07:16:18 [DEBUG] clck_gen.py:117 IND CLOCK 418404
2025-03-12 07:16:18 [DEBUG] clck_gen.py:117 IND CLOCK 418506
2025-03-12 07:16:19 [DEBUG] clck_gen.py:117 IND CLOCK 418608
2025-03-12 07:16:19 [DEBUG] clck_gen.py:117 IND CLOCK 418710
2025-03-12 07:16:20 [DEBUG] clck_gen.py:117 IND CLOCK 418812
2025-03-12 07:16:20 [DEBUG] clck_gen.py:117 IND CLOCK 418914
2025-03-12 07:16:21 [DEBUG] clck_gen.py:117 IND CLOCK 419016
2025-03-12 07:16:21 [DEBUG] clck_gen.py:117 IND CLOCK 419118
2025-03-12 07:16:22 [DEBUG] clck_gen.py:117 IND CLOCK 419220
2025-03-12 07:16:22 [DEBUG] clck_gen.py:117 IND CLOCK 419322
2025-03-12 07:16:23 [DEBUG] clck_gen.py:117 IND CLOCK 419424
2025-03-12 07:16:23 [DEBUG] clck_gen.py:117 IND CLOCK 419526
2025-03-12 07:16:24 [DEBUG] clck_gen.py:117 IND CLOCK 419628
2025-03-12 07:16:24 [DEBUG] clck_gen.py:117 IND CLOCK 419730
2025-03-12 07:16:25 [DEBUG] clck_gen.py:117 IND CLOCK 419832
2025-03-12 07:16:25 [DEBUG] clck_gen.py:117 IND CLOCK 419934
2025-03-12 07:16:26 [DEBUG] clck_gen.py:117 IND CLOCK 420036
2025-03-12 07:16:26 [DEBUG] clck_gen.py:117 IND CLOCK 420138
2025-03-12 07:16:26 [DEBUG] clck_gen.py:117 IND CLOCK 420240
2025-03-12 07:16:27 [DEBUG] clck_gen.py:117 IND CLOCK 420342
2025-03-12 07:16:27 [DEBUG] clck_gen.py:117 IND CLOCK 420444
2025-03-12 07:16:28 [DEBUG] clck_gen.py:117 IND CLOCK 420546
2025-03-12 07:16:28 [DEBUG] clck_gen.py:117 IND CLOCK 420648
2025-03-12 07:16:29 [DEBUG] clck_gen.py:117 IND CLOCK 420750
2025-03-12 07:16:29 [DEBUG] clck_gen.py:117 IND CLOCK 420852
2025-03-12 07:16:30 [DEBUG] clck_gen.py:117 IND CLOCK 420954
2025-03-12 07:16:30 [DEBUG] clck_gen.py:117 IND CLOCK 421056
2025-03-12 07:16:31 [DEBUG] clck_gen.py:117 IND CLOCK 421158
2025-03-12 07:16:31 [DEBUG] clck_gen.py:117 IND CLOCK 421260
2025-03-12 07:16:32 [DEBUG] clck_gen.py:117 IND CLOCK 421362
2025-03-12 07:16:32 [DEBUG] clck_gen.py:117 IND CLOCK 421464
2025-03-12 07:16:33 [DEBUG] clck_gen.py:117 IND CLOCK 421566
2025-03-12 07:16:33 [DEBUG] clck_gen.py:117 IND CLOCK 421668
2025-03-12 07:16:34 [DEBUG] clck_gen.py:117 IND CLOCK 421770
2025-03-12 07:16:34 [DEBUG] clck_gen.py:117 IND CLOCK 421872
2025-03-12 07:16:34 [DEBUG] clck_gen.py:117 IND CLOCK 421974
2025-03-12 07:16:35 [DEBUG] clck_gen.py:117 IND CLOCK 422076
2025-03-12 07:16:35 [DEBUG] clck_gen.py:117 IND CLOCK 422178
2025-03-12 07:16:36 [DEBUG] clck_gen.py:117 IND CLOCK 422280
2025-03-12 07:16:36 [DEBUG] clck_gen.py:117 IND CLOCK 422382
2025-03-12 07:16:37 [DEBUG] clck_gen.py:117 IND CLOCK 422484
2025-03-12 07:16:37 [DEBUG] clck_gen.py:117 IND CLOCK 422586
2025-03-12 07:16:38 [DEBUG] clck_gen.py:117 IND CLOCK 422688
2025-03-12 07:16:38 [DEBUG] clck_gen.py:117 IND CLOCK 422790
2025-03-12 07:16:39 [DEBUG] clck_gen.py:117 IND CLOCK 422892
2025-03-12 07:16:39 [DEBUG] clck_gen.py:117 IND CLOCK 422994
2025-03-12 07:16:40 [DEBUG] clck_gen.py:117 IND CLOCK 423096
2025-03-12 07:16:40 [DEBUG] clck_gen.py:117 IND CLOCK 423198
2025-03-12 07:16:41 [DEBUG] clck_gen.py:117 IND CLOCK 423300
2025-03-12 07:16:41 [DEBUG] clck_gen.py:117 IND CLOCK 423402
2025-03-12 07:16:42 [DEBUG] clck_gen.py:117 IND CLOCK 423504
2025-03-12 07:16:42 [DEBUG] clck_gen.py:117 IND CLOCK 423606
2025-03-12 07:16:42 [DEBUG] clck_gen.py:117 IND CLOCK 423708
2025-03-12 07:16:43 [DEBUG] clck_gen.py:117 IND CLOCK 423810
2025-03-12 07:16:43 [DEBUG] clck_gen.py:117 IND CLOCK 423912
2025-03-12 07:16:44 [DEBUG] clck_gen.py:117 IND CLOCK 424014
2025-03-12 07:16:44 [DEBUG] clck_gen.py:117 IND CLOCK 424116
2025-03-12 07:16:45 [DEBUG] clck_gen.py:117 IND CLOCK 424218
2025-03-12 07:16:45 [DEBUG] clck_gen.py:117 IND CLOCK 424320
2025-03-12 07:16:46 [DEBUG] clck_gen.py:117 IND CLOCK 424422
2025-03-12 07:16:46 [DEBUG] clck_gen.py:117 IND CLOCK 424524
2025-03-12 07:16:47 [DEBUG] clck_gen.py:117 IND CLOCK 424626
2025-03-12 07:16:47 [DEBUG] clck_gen.py:117 IND CLOCK 424728
2025-03-12 07:16:48 [DEBUG] clck_gen.py:117 IND CLOCK 424830
2025-03-12 07:16:48 [DEBUG] clck_gen.py:117 IND CLOCK 424932
2025-03-12 07:16:49 [DEBUG] clck_gen.py:117 IND CLOCK 425034
2025-03-12 07:16:49 [DEBUG] clck_gen.py:117 IND CLOCK 425136
2025-03-12 07:16:50 [DEBUG] clck_gen.py:117 IND CLOCK 425238
2025-03-12 07:16:50 [DEBUG] clck_gen.py:117 IND CLOCK 425340
2025-03-12 07:16:50 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -20us; resetting the clock
2025-03-12 07:16:50 [DEBUG] clck_gen.py:117 IND CLOCK 425442
2025-03-12 07:16:51 [DEBUG] clck_gen.py:117 IND CLOCK 425544
2025-03-12 07:16:51 [DEBUG] clck_gen.py:117 IND CLOCK 425646
2025-03-12 07:16:52 [DEBUG] clck_gen.py:117 IND CLOCK 425748
2025-03-12 07:16:52 [DEBUG] clck_gen.py:117 IND CLOCK 425850
2025-03-12 07:16:53 [DEBUG] clck_gen.py:117 IND CLOCK 425952
2025-03-12 07:16:53 [DEBUG] clck_gen.py:117 IND CLOCK 426054
2025-03-12 07:16:54 [DEBUG] clck_gen.py:117 IND CLOCK 426156
2025-03-12 07:16:54 [DEBUG] clck_gen.py:117 IND CLOCK 426258
2025-03-12 07:16:55 [DEBUG] clck_gen.py:117 IND CLOCK 426360
2025-03-12 07:16:55 [DEBUG] clck_gen.py:117 IND CLOCK 426462
2025-03-12 07:16:56 [DEBUG] clck_gen.py:117 IND CLOCK 426564
2025-03-12 07:16:56 [DEBUG] clck_gen.py:117 IND CLOCK 426666
2025-03-12 07:16:57 [DEBUG] clck_gen.py:117 IND CLOCK 426768
2025-03-12 07:16:57 [DEBUG] clck_gen.py:117 IND CLOCK 426870
2025-03-12 07:16:58 [DEBUG] clck_gen.py:117 IND CLOCK 426972
2025-03-12 07:16:58 [DEBUG] clck_gen.py:117 IND CLOCK 427074
2025-03-12 07:16:58 [DEBUG] clck_gen.py:117 IND CLOCK 427176
2025-03-12 07:16:59 [DEBUG] clck_gen.py:117 IND CLOCK 427278
2025-03-12 07:16:59 [DEBUG] clck_gen.py:117 IND CLOCK 427380
2025-03-12 07:17:00 [DEBUG] clck_gen.py:117 IND CLOCK 427482
2025-03-12 07:17:00 [DEBUG] clck_gen.py:117 IND CLOCK 427584
2025-03-12 07:17:01 [DEBUG] clck_gen.py:117 IND CLOCK 427686
2025-03-12 07:17:01 [DEBUG] clck_gen.py:117 IND CLOCK 427788
2025-03-12 07:17:02 [DEBUG] clck_gen.py:117 IND CLOCK 427890
2025-03-12 07:17:02 [DEBUG] clck_gen.py:117 IND CLOCK 427992
2025-03-12 07:17:03 [DEBUG] clck_gen.py:117 IND CLOCK 428094
2025-03-12 07:17:03 [DEBUG] clck_gen.py:117 IND CLOCK 428196
2025-03-12 07:17:04 [DEBUG] clck_gen.py:117 IND CLOCK 428298
2025-03-12 07:17:04 [DEBUG] clck_gen.py:117 IND CLOCK 428400
2025-03-12 07:17:05 [DEBUG] clck_gen.py:117 IND CLOCK 428502
2025-03-12 07:17:05 [DEBUG] clck_gen.py:117 IND CLOCK 428604
2025-03-12 07:17:06 [DEBUG] clck_gen.py:117 IND CLOCK 428706
2025-03-12 07:17:06 [DEBUG] clck_gen.py:117 IND CLOCK 428808
2025-03-12 07:17:06 [DEBUG] clck_gen.py:117 IND CLOCK 428910
2025-03-12 07:17:07 [DEBUG] clck_gen.py:117 IND CLOCK 429012
2025-03-12 07:17:07 [DEBUG] clck_gen.py:117 IND CLOCK 429114
2025-03-12 07:17:08 [DEBUG] clck_gen.py:117 IND CLOCK 429216
2025-03-12 07:17:08 [DEBUG] clck_gen.py:117 IND CLOCK 429318
2025-03-12 07:17:09 [DEBUG] clck_gen.py:117 IND CLOCK 429420
2025-03-12 07:17:09 [DEBUG] clck_gen.py:117 IND CLOCK 429522
2025-03-12 07:17:10 [DEBUG] clck_gen.py:117 IND CLOCK 429624
2025-03-12 07:17:10 [DEBUG] clck_gen.py:117 IND CLOCK 429726
2025-03-12 07:17:11 [DEBUG] clck_gen.py:117 IND CLOCK 429828
2025-03-12 07:17:11 [DEBUG] clck_gen.py:117 IND CLOCK 429930
2025-03-12 07:17:12 [DEBUG] clck_gen.py:117 IND CLOCK 430032
2025-03-12 07:17:12 [DEBUG] clck_gen.py:117 IND CLOCK 430134
2025-03-12 07:17:13 [DEBUG] clck_gen.py:117 IND CLOCK 430236
2025-03-12 07:17:13 [DEBUG] clck_gen.py:117 IND CLOCK 430338
2025-03-12 07:17:14 [DEBUG] clck_gen.py:117 IND CLOCK 430440
2025-03-12 07:17:14 [DEBUG] clck_gen.py:117 IND CLOCK 430542
2025-03-12 07:17:14 [DEBUG] clck_gen.py:117 IND CLOCK 430644
2025-03-12 07:17:15 [DEBUG] clck_gen.py:117 IND CLOCK 430746
2025-03-12 07:17:15 [DEBUG] clck_gen.py:117 IND CLOCK 430848
2025-03-12 07:17:16 [DEBUG] clck_gen.py:117 IND CLOCK 430950
2025-03-12 07:17:16 [DEBUG] clck_gen.py:117 IND CLOCK 431052
2025-03-12 07:17:17 [DEBUG] clck_gen.py:117 IND CLOCK 431154
2025-03-12 07:17:17 [DEBUG] clck_gen.py:117 IND CLOCK 431256
2025-03-12 07:17:18 [DEBUG] clck_gen.py:117 IND CLOCK 431358
2025-03-12 07:17:18 [DEBUG] clck_gen.py:117 IND CLOCK 431460
2025-03-12 07:17:19 [DEBUG] clck_gen.py:117 IND CLOCK 431562
2025-03-12 07:17:19 [DEBUG] clck_gen.py:117 IND CLOCK 431664
2025-03-12 07:17:20 [DEBUG] clck_gen.py:117 IND CLOCK 431766
2025-03-12 07:17:20 [DEBUG] clck_gen.py:117 IND CLOCK 431868
2025-03-12 07:17:21 [DEBUG] clck_gen.py:117 IND CLOCK 431970
2025-03-12 07:17:21 [DEBUG] clck_gen.py:117 IND CLOCK 432072
2025-03-12 07:17:22 [DEBUG] clck_gen.py:117 IND CLOCK 432174
2025-03-12 07:17:22 [DEBUG] clck_gen.py:117 IND CLOCK 432276
2025-03-12 07:17:22 [DEBUG] clck_gen.py:117 IND CLOCK 432378
2025-03-12 07:17:23 [DEBUG] clck_gen.py:117 IND CLOCK 432480
2025-03-12 07:17:23 [DEBUG] clck_gen.py:117 IND CLOCK 432582
2025-03-12 07:17:24 [DEBUG] clck_gen.py:117 IND CLOCK 432684
2025-03-12 07:17:24 [DEBUG] clck_gen.py:117 IND CLOCK 432786
2025-03-12 07:17:25 [DEBUG] clck_gen.py:117 IND CLOCK 432888
2025-03-12 07:17:25 [DEBUG] clck_gen.py:117 IND CLOCK 432990
2025-03-12 07:17:26 [DEBUG] clck_gen.py:117 IND CLOCK 433092
2025-03-12 07:17:26 [DEBUG] clck_gen.py:117 IND CLOCK 433194
2025-03-12 07:17:27 [DEBUG] clck_gen.py:117 IND CLOCK 433296
2025-03-12 07:17:27 [DEBUG] clck_gen.py:117 IND CLOCK 433398
2025-03-12 07:17:28 [DEBUG] clck_gen.py:117 IND CLOCK 433500
2025-03-12 07:17:28 [DEBUG] clck_gen.py:117 IND CLOCK 433602
2025-03-12 07:17:29 [DEBUG] clck_gen.py:117 IND CLOCK 433704
2025-03-12 07:17:29 [DEBUG] clck_gen.py:117 IND CLOCK 433806
2025-03-12 07:17:30 [DEBUG] clck_gen.py:117 IND CLOCK 433908
2025-03-12 07:17:30 [DEBUG] clck_gen.py:117 IND CLOCK 434010
2025-03-12 07:17:30 [DEBUG] clck_gen.py:117 IND CLOCK 434112
2025-03-12 07:17:31 [DEBUG] clck_gen.py:117 IND CLOCK 434214
2025-03-12 07:17:31 [DEBUG] clck_gen.py:117 IND CLOCK 434316
2025-03-12 07:17:32 [DEBUG] clck_gen.py:117 IND CLOCK 434418
2025-03-12 07:17:32 [DEBUG] clck_gen.py:117 IND CLOCK 434520
2025-03-12 07:17:33 [DEBUG] clck_gen.py:117 IND CLOCK 434622
2025-03-12 07:17:33 [DEBUG] clck_gen.py:117 IND CLOCK 434724
2025-03-12 07:17:34 [DEBUG] clck_gen.py:117 IND CLOCK 434826
2025-03-12 07:17:34 [DEBUG] clck_gen.py:117 IND CLOCK 434928
2025-03-12 07:17:35 [DEBUG] clck_gen.py:117 IND CLOCK 435030
2025-03-12 07:17:35 [DEBUG] clck_gen.py:117 IND CLOCK 435132
2025-03-12 07:17:36 [DEBUG] clck_gen.py:117 IND CLOCK 435234
2025-03-12 07:17:36 [DEBUG] clck_gen.py:117 IND CLOCK 435336
2025-03-12 07:17:37 [DEBUG] clck_gen.py:117 IND CLOCK 435438
2025-03-12 07:17:37 [DEBUG] clck_gen.py:117 IND CLOCK 435540
2025-03-12 07:17:38 [DEBUG] clck_gen.py:117 IND CLOCK 435642
2025-03-12 07:17:38 [DEBUG] clck_gen.py:117 IND CLOCK 435744
2025-03-12 07:17:38 [DEBUG] clck_gen.py:117 IND CLOCK 435846
2025-03-12 07:17:39 [DEBUG] clck_gen.py:117 IND CLOCK 435948
2025-03-12 07:17:39 [DEBUG] clck_gen.py:117 IND CLOCK 436050
2025-03-12 07:17:40 [DEBUG] clck_gen.py:117 IND CLOCK 436152
2025-03-12 07:17:40 [DEBUG] clck_gen.py:117 IND CLOCK 436254
2025-03-12 07:17:41 [DEBUG] clck_gen.py:117 IND CLOCK 436356
2025-03-12 07:17:41 [DEBUG] clck_gen.py:117 IND CLOCK 436458
2025-03-12 07:17:42 [DEBUG] clck_gen.py:117 IND CLOCK 436560
2025-03-12 07:17:42 [DEBUG] clck_gen.py:117 IND CLOCK 436662
2025-03-12 07:17:43 [DEBUG] clck_gen.py:117 IND CLOCK 436764
2025-03-12 07:17:43 [DEBUG] clck_gen.py:117 IND CLOCK 436866
2025-03-12 07:17:44 [DEBUG] clck_gen.py:117 IND CLOCK 436968
2025-03-12 07:17:44 [DEBUG] clck_gen.py:117 IND CLOCK 437070
2025-03-12 07:17:45 [DEBUG] clck_gen.py:117 IND CLOCK 437172
2025-03-12 07:17:45 [DEBUG] clck_gen.py:117 IND CLOCK 437274
2025-03-12 07:17:46 [DEBUG] clck_gen.py:117 IND CLOCK 437376
2025-03-12 07:17:46 [DEBUG] clck_gen.py:117 IND CLOCK 437478
2025-03-12 07:17:46 [DEBUG] clck_gen.py:117 IND CLOCK 437580
2025-03-12 07:17:47 [DEBUG] clck_gen.py:117 IND CLOCK 437682
2025-03-12 07:17:47 [DEBUG] clck_gen.py:117 IND CLOCK 437784
2025-03-12 07:17:48 [DEBUG] clck_gen.py:117 IND CLOCK 437886
2025-03-12 07:17:48 [DEBUG] clck_gen.py:117 IND CLOCK 437988
2025-03-12 07:17:49 [DEBUG] clck_gen.py:117 IND CLOCK 438090
2025-03-12 07:17:49 [DEBUG] clck_gen.py:117 IND CLOCK 438192
2025-03-12 07:17:50 [DEBUG] clck_gen.py:117 IND CLOCK 438294
2025-03-12 07:17:50 [DEBUG] clck_gen.py:117 IND CLOCK 438396
2025-03-12 07:17:51 [DEBUG] clck_gen.py:117 IND CLOCK 438498
2025-03-12 07:17:51 [DEBUG] clck_gen.py:117 IND CLOCK 438600
2025-03-12 07:17:52 [DEBUG] clck_gen.py:117 IND CLOCK 438702
2025-03-12 07:17:52 [DEBUG] clck_gen.py:117 IND CLOCK 438804
2025-03-12 07:17:53 [DEBUG] clck_gen.py:117 IND CLOCK 438906
2025-03-12 07:17:53 [DEBUG] clck_gen.py:117 IND CLOCK 439008
2025-03-12 07:17:54 [DEBUG] clck_gen.py:117 IND CLOCK 439110
2025-03-12 07:17:54 [DEBUG] clck_gen.py:117 IND CLOCK 439212
2025-03-12 07:17:54 [DEBUG] clck_gen.py:117 IND CLOCK 439314
2025-03-12 07:17:55 [DEBUG] clck_gen.py:117 IND CLOCK 439416
2025-03-12 07:17:55 [DEBUG] clck_gen.py:117 IND CLOCK 439518
2025-03-12 07:17:56 [DEBUG] clck_gen.py:117 IND CLOCK 439620
2025-03-12 07:17:56 [DEBUG] clck_gen.py:117 IND CLOCK 439722
2025-03-12 07:17:57 [DEBUG] clck_gen.py:117 IND CLOCK 439824
2025-03-12 07:17:57 [DEBUG] clck_gen.py:117 IND CLOCK 439926
2025-03-12 07:17:58 [DEBUG] clck_gen.py:117 IND CLOCK 440028
2025-03-12 07:17:58 [DEBUG] clck_gen.py:117 IND CLOCK 440130
2025-03-12 07:17:59 [DEBUG] clck_gen.py:117 IND CLOCK 440232
2025-03-12 07:17:59 [DEBUG] clck_gen.py:117 IND CLOCK 440334
2025-03-12 07:18:00 [DEBUG] clck_gen.py:117 IND CLOCK 440436
2025-03-12 07:18:00 [DEBUG] clck_gen.py:117 IND CLOCK 440538
2025-03-12 07:18:01 [DEBUG] clck_gen.py:117 IND CLOCK 440640
2025-03-12 07:18:01 [DEBUG] clck_gen.py:117 IND CLOCK 440742
2025-03-12 07:18:02 [DEBUG] clck_gen.py:117 IND CLOCK 440844
2025-03-12 07:18:02 [DEBUG] clck_gen.py:117 IND CLOCK 440946
2025-03-12 07:18:02 [DEBUG] clck_gen.py:117 IND CLOCK 441048
2025-03-12 07:18:03 [DEBUG] clck_gen.py:117 IND CLOCK 441150
2025-03-12 07:18:03 [DEBUG] clck_gen.py:117 IND CLOCK 441252
2025-03-12 07:18:04 [DEBUG] clck_gen.py:117 IND CLOCK 441354
2025-03-12 07:18:04 [DEBUG] clck_gen.py:117 IND CLOCK 441456
2025-03-12 07:18:05 [DEBUG] clck_gen.py:117 IND CLOCK 441558
2025-03-12 07:18:05 [DEBUG] clck_gen.py:117 IND CLOCK 441660
2025-03-12 07:18:06 [DEBUG] clck_gen.py:117 IND CLOCK 441762
2025-03-12 07:18:06 [DEBUG] clck_gen.py:117 IND CLOCK 441864
2025-03-12 07:18:07 [DEBUG] clck_gen.py:117 IND CLOCK 441966
2025-03-12 07:18:07 [DEBUG] clck_gen.py:117 IND CLOCK 442068
2025-03-12 07:18:08 [DEBUG] clck_gen.py:117 IND CLOCK 442170
2025-03-12 07:18:08 [DEBUG] clck_gen.py:117 IND CLOCK 442272
2025-03-12 07:18:09 [DEBUG] clck_gen.py:117 IND CLOCK 442374
2025-03-12 07:18:09 [DEBUG] clck_gen.py:117 IND CLOCK 442476
2025-03-12 07:18:10 [DEBUG] clck_gen.py:117 IND CLOCK 442578
2025-03-12 07:18:10 [DEBUG] clck_gen.py:117 IND CLOCK 442680
2025-03-12 07:18:10 [DEBUG] clck_gen.py:117 IND CLOCK 442782
2025-03-12 07:18:11 [DEBUG] clck_gen.py:117 IND CLOCK 442884
2025-03-12 07:18:11 [DEBUG] clck_gen.py:117 IND CLOCK 442986
2025-03-12 07:18:12 [DEBUG] clck_gen.py:117 IND CLOCK 443088
2025-03-12 07:18:12 [DEBUG] clck_gen.py:117 IND CLOCK 443190
2025-03-12 07:18:13 [DEBUG] clck_gen.py:117 IND CLOCK 443292
2025-03-12 07:18:13 [DEBUG] clck_gen.py:117 IND CLOCK 443394
2025-03-12 07:18:14 [DEBUG] clck_gen.py:117 IND CLOCK 443496
2025-03-12 07:18:14 [DEBUG] clck_gen.py:117 IND CLOCK 443598
2025-03-12 07:18:15 [DEBUG] clck_gen.py:117 IND CLOCK 443700
2025-03-12 07:18:15 [DEBUG] clck_gen.py:117 IND CLOCK 443802
2025-03-12 07:18:16 [DEBUG] clck_gen.py:117 IND CLOCK 443904
2025-03-12 07:18:16 [DEBUG] clck_gen.py:117 IND CLOCK 444006
2025-03-12 07:18:17 [DEBUG] clck_gen.py:117 IND CLOCK 444108
2025-03-12 07:18:17 [DEBUG] clck_gen.py:117 IND CLOCK 444210
2025-03-12 07:18:18 [DEBUG] clck_gen.py:117 IND CLOCK 444312
2025-03-12 07:18:18 [DEBUG] clck_gen.py:117 IND CLOCK 444414
2025-03-12 07:18:18 [DEBUG] clck_gen.py:117 IND CLOCK 444516
2025-03-12 07:18:19 [DEBUG] clck_gen.py:117 IND CLOCK 444618
2025-03-12 07:18:19 [DEBUG] clck_gen.py:117 IND CLOCK 444720
2025-03-12 07:18:20 [DEBUG] clck_gen.py:117 IND CLOCK 444822
2025-03-12 07:18:20 [DEBUG] clck_gen.py:117 IND CLOCK 444924
2025-03-12 07:18:21 [DEBUG] clck_gen.py:117 IND CLOCK 445026
2025-03-12 07:18:21 [DEBUG] clck_gen.py:117 IND CLOCK 445128
2025-03-12 07:18:22 [DEBUG] clck_gen.py:117 IND CLOCK 445230
2025-03-12 07:18:22 [DEBUG] clck_gen.py:117 IND CLOCK 445332
2025-03-12 07:18:23 [DEBUG] clck_gen.py:117 IND CLOCK 445434
2025-03-12 07:18:23 [DEBUG] clck_gen.py:117 IND CLOCK 445536
2025-03-12 07:18:24 [DEBUG] clck_gen.py:117 IND CLOCK 445638
2025-03-12 07:18:24 [DEBUG] clck_gen.py:117 IND CLOCK 445740
2025-03-12 07:18:25 [DEBUG] clck_gen.py:117 IND CLOCK 445842
2025-03-12 07:18:25 [DEBUG] clck_gen.py:117 IND CLOCK 445944
2025-03-12 07:18:26 [DEBUG] clck_gen.py:117 IND CLOCK 446046
2025-03-12 07:18:26 [DEBUG] clck_gen.py:117 IND CLOCK 446148
2025-03-12 07:18:26 [DEBUG] clck_gen.py:117 IND CLOCK 446250
2025-03-12 07:18:27 [DEBUG] clck_gen.py:117 IND CLOCK 446352
2025-03-12 07:18:27 [DEBUG] clck_gen.py:117 IND CLOCK 446454
2025-03-12 07:18:28 [DEBUG] clck_gen.py:117 IND CLOCK 446556
2025-03-12 07:18:28 [DEBUG] clck_gen.py:117 IND CLOCK 446658
2025-03-12 07:18:29 [DEBUG] clck_gen.py:117 IND CLOCK 446760
2025-03-12 07:18:29 [DEBUG] clck_gen.py:117 IND CLOCK 446862
2025-03-12 07:18:30 [DEBUG] clck_gen.py:117 IND CLOCK 446964
2025-03-12 07:18:30 [DEBUG] clck_gen.py:117 IND CLOCK 447066
2025-03-12 07:18:31 [DEBUG] clck_gen.py:117 IND CLOCK 447168
2025-03-12 07:18:31 [DEBUG] clck_gen.py:117 IND CLOCK 447270
2025-03-12 07:18:32 [DEBUG] clck_gen.py:117 IND CLOCK 447372
2025-03-12 07:18:32 [DEBUG] clck_gen.py:117 IND CLOCK 447474
2025-03-12 07:18:33 [DEBUG] clck_gen.py:117 IND CLOCK 447576
2025-03-12 07:18:33 [DEBUG] clck_gen.py:117 IND CLOCK 447678
2025-03-12 07:18:34 [DEBUG] clck_gen.py:117 IND CLOCK 447780
2025-03-12 07:18:34 [DEBUG] clck_gen.py:117 IND CLOCK 447882
2025-03-12 07:18:34 [DEBUG] clck_gen.py:117 IND CLOCK 447984
2025-03-12 07:18:35 [DEBUG] clck_gen.py:117 IND CLOCK 448086
2025-03-12 07:18:35 [DEBUG] clck_gen.py:117 IND CLOCK 448188
2025-03-12 07:18:36 [DEBUG] clck_gen.py:117 IND CLOCK 448290
2025-03-12 07:18:36 [DEBUG] clck_gen.py:117 IND CLOCK 448392
2025-03-12 07:18:37 [DEBUG] clck_gen.py:117 IND CLOCK 448494
2025-03-12 07:18:37 [DEBUG] clck_gen.py:117 IND CLOCK 448596
2025-03-12 07:18:38 [DEBUG] clck_gen.py:117 IND CLOCK 448698
2025-03-12 07:18:38 [DEBUG] clck_gen.py:117 IND CLOCK 448800
2025-03-12 07:18:39 [DEBUG] clck_gen.py:117 IND CLOCK 448902
2025-03-12 07:18:39 [DEBUG] clck_gen.py:117 IND CLOCK 449004
2025-03-12 07:18:40 [DEBUG] clck_gen.py:117 IND CLOCK 449106
2025-03-12 07:18:40 [DEBUG] clck_gen.py:117 IND CLOCK 449208
2025-03-12 07:18:41 [DEBUG] clck_gen.py:117 IND CLOCK 449310
2025-03-12 07:18:41 [DEBUG] clck_gen.py:117 IND CLOCK 449412
2025-03-12 07:18:42 [DEBUG] clck_gen.py:117 IND CLOCK 449514
2025-03-12 07:18:42 [DEBUG] clck_gen.py:117 IND CLOCK 449616
2025-03-12 07:18:42 [DEBUG] clck_gen.py:117 IND CLOCK 449718
2025-03-12 07:18:43 [DEBUG] clck_gen.py:117 IND CLOCK 449820
2025-03-12 07:18:43 [DEBUG] clck_gen.py:117 IND CLOCK 449922
2025-03-12 07:18:44 [DEBUG] clck_gen.py:117 IND CLOCK 450024
2025-03-12 07:18:44 [DEBUG] clck_gen.py:117 IND CLOCK 450126
2025-03-12 07:18:45 [DEBUG] clck_gen.py:117 IND CLOCK 450228
2025-03-12 07:18:45 [DEBUG] clck_gen.py:117 IND CLOCK 450330
2025-03-12 07:18:46 [DEBUG] clck_gen.py:117 IND CLOCK 450432
2025-03-12 07:18:46 [DEBUG] clck_gen.py:117 IND CLOCK 450534
2025-03-12 07:18:47 [DEBUG] clck_gen.py:117 IND CLOCK 450636
2025-03-12 07:18:47 [DEBUG] clck_gen.py:117 IND CLOCK 450738
2025-03-12 07:18:48 [DEBUG] clck_gen.py:117 IND CLOCK 450840
2025-03-12 07:18:48 [DEBUG] clck_gen.py:117 IND CLOCK 450942
2025-03-12 07:18:49 [DEBUG] clck_gen.py:117 IND CLOCK 451044
2025-03-12 07:18:49 [DEBUG] clck_gen.py:117 IND CLOCK 451146
2025-03-12 07:18:50 [DEBUG] clck_gen.py:117 IND CLOCK 451248
2025-03-12 07:18:50 [DEBUG] clck_gen.py:117 IND CLOCK 451350
2025-03-12 07:18:51 [DEBUG] clck_gen.py:117 IND CLOCK 451452
2025-03-12 07:18:51 [DEBUG] clck_gen.py:117 IND CLOCK 451554
2025-03-12 07:18:51 [DEBUG] clck_gen.py:117 IND CLOCK 451656
2025-03-12 07:18:52 [DEBUG] clck_gen.py:117 IND CLOCK 451758
2025-03-12 07:18:52 [DEBUG] clck_gen.py:117 IND CLOCK 451860
2025-03-12 07:18:53 [DEBUG] clck_gen.py:117 IND CLOCK 451962
2025-03-12 07:18:53 [DEBUG] clck_gen.py:117 IND CLOCK 452064
2025-03-12 07:18:54 [DEBUG] clck_gen.py:117 IND CLOCK 452166
2025-03-12 07:18:54 [DEBUG] clck_gen.py:117 IND CLOCK 452268
2025-03-12 07:18:55 [DEBUG] clck_gen.py:117 IND CLOCK 452370
2025-03-12 07:18:55 [DEBUG] clck_gen.py:117 IND CLOCK 452472
2025-03-12 07:18:56 [DEBUG] clck_gen.py:117 IND CLOCK 452574
2025-03-12 07:18:56 [DEBUG] clck_gen.py:117 IND CLOCK 452676
2025-03-12 07:18:57 [DEBUG] clck_gen.py:117 IND CLOCK 452778
2025-03-12 07:18:57 [DEBUG] clck_gen.py:117 IND CLOCK 452880
2025-03-12 07:18:58 [DEBUG] clck_gen.py:117 IND CLOCK 452982
2025-03-12 07:18:58 [DEBUG] clck_gen.py:117 IND CLOCK 453084
2025-03-12 07:18:59 [DEBUG] clck_gen.py:117 IND CLOCK 453186
2025-03-12 07:18:59 [DEBUG] clck_gen.py:117 IND CLOCK 453288
2025-03-12 07:18:59 [DEBUG] clck_gen.py:117 IND CLOCK 453390
2025-03-12 07:19:00 [DEBUG] clck_gen.py:117 IND CLOCK 453492
2025-03-12 07:19:00 [DEBUG] clck_gen.py:117 IND CLOCK 453594
2025-03-12 07:19:01 [DEBUG] clck_gen.py:117 IND CLOCK 453696
2025-03-12 07:19:01 [DEBUG] clck_gen.py:117 IND CLOCK 453798
2025-03-12 07:19:02 [DEBUG] clck_gen.py:117 IND CLOCK 453900
2025-03-12 07:19:02 [DEBUG] clck_gen.py:117 IND CLOCK 454002
2025-03-12 07:19:03 [DEBUG] clck_gen.py:117 IND CLOCK 454104
2025-03-12 07:19:03 [DEBUG] clck_gen.py:117 IND CLOCK 454206
2025-03-12 07:19:04 [DEBUG] clck_gen.py:117 IND CLOCK 454308
2025-03-12 07:19:04 [DEBUG] clck_gen.py:117 IND CLOCK 454410
2025-03-12 07:19:05 [DEBUG] clck_gen.py:117 IND CLOCK 454512
2025-03-12 07:19:05 [DEBUG] clck_gen.py:117 IND CLOCK 454614
2025-03-12 07:19:06 [DEBUG] clck_gen.py:117 IND CLOCK 454716
2025-03-12 07:19:06 [DEBUG] clck_gen.py:117 IND CLOCK 454818
2025-03-12 07:19:07 [DEBUG] clck_gen.py:117 IND CLOCK 454920
2025-03-12 07:19:07 [DEBUG] clck_gen.py:117 IND CLOCK 455022
2025-03-12 07:19:07 [DEBUG] clck_gen.py:117 IND CLOCK 455124
2025-03-12 07:19:08 [DEBUG] clck_gen.py:117 IND CLOCK 455226
2025-03-12 07:19:08 [DEBUG] clck_gen.py:117 IND CLOCK 455328
2025-03-12 07:19:09 [DEBUG] clck_gen.py:117 IND CLOCK 455430
2025-03-12 07:19:09 [DEBUG] clck_gen.py:117 IND CLOCK 455532
2025-03-12 07:19:10 [DEBUG] clck_gen.py:117 IND CLOCK 455634
2025-03-12 07:19:10 [DEBUG] clck_gen.py:117 IND CLOCK 455736
2025-03-12 07:19:11 [DEBUG] clck_gen.py:117 IND CLOCK 455838
2025-03-12 07:19:11 [DEBUG] clck_gen.py:117 IND CLOCK 455940
2025-03-12 07:19:12 [DEBUG] clck_gen.py:117 IND CLOCK 456042
2025-03-12 07:19:12 [DEBUG] clck_gen.py:117 IND CLOCK 456144
2025-03-12 07:19:13 [DEBUG] clck_gen.py:117 IND CLOCK 456246
2025-03-12 07:19:13 [DEBUG] clck_gen.py:117 IND CLOCK 456348
2025-03-12 07:19:14 [DEBUG] clck_gen.py:117 IND CLOCK 456450
2025-03-12 07:19:14 [DEBUG] clck_gen.py:117 IND CLOCK 456552
2025-03-12 07:19:15 [DEBUG] clck_gen.py:117 IND CLOCK 456654
2025-03-12 07:19:15 [DEBUG] clck_gen.py:117 IND CLOCK 456756
2025-03-12 07:19:15 [DEBUG] clck_gen.py:117 IND CLOCK 456858
2025-03-12 07:19:16 [DEBUG] clck_gen.py:117 IND CLOCK 456960
2025-03-12 07:19:16 [DEBUG] clck_gen.py:117 IND CLOCK 457062
2025-03-12 07:19:17 [DEBUG] clck_gen.py:117 IND CLOCK 457164
2025-03-12 07:19:17 [DEBUG] clck_gen.py:117 IND CLOCK 457266
2025-03-12 07:19:18 [DEBUG] clck_gen.py:117 IND CLOCK 457368
2025-03-12 07:19:18 [DEBUG] clck_gen.py:117 IND CLOCK 457470
2025-03-12 07:19:19 [DEBUG] clck_gen.py:117 IND CLOCK 457572
2025-03-12 07:19:19 [DEBUG] clck_gen.py:117 IND CLOCK 457674
2025-03-12 07:19:20 [DEBUG] clck_gen.py:117 IND CLOCK 457776
2025-03-12 07:19:20 [DEBUG] clck_gen.py:117 IND CLOCK 457878
2025-03-12 07:19:21 [DEBUG] clck_gen.py:117 IND CLOCK 457980
2025-03-12 07:19:21 [DEBUG] clck_gen.py:117 IND CLOCK 458082
2025-03-12 07:19:22 [DEBUG] clck_gen.py:117 IND CLOCK 458184
2025-03-12 07:19:22 [DEBUG] clck_gen.py:117 IND CLOCK 458286
2025-03-12 07:19:23 [DEBUG] clck_gen.py:117 IND CLOCK 458388
2025-03-12 07:19:23 [DEBUG] clck_gen.py:117 IND CLOCK 458490
2025-03-12 07:19:23 [DEBUG] clck_gen.py:117 IND CLOCK 458592
2025-03-12 07:19:24 [DEBUG] clck_gen.py:117 IND CLOCK 458694
2025-03-12 07:19:24 [DEBUG] clck_gen.py:117 IND CLOCK 458796
2025-03-12 07:19:25 [DEBUG] clck_gen.py:117 IND CLOCK 458898
2025-03-12 07:19:25 [DEBUG] clck_gen.py:117 IND CLOCK 459000
2025-03-12 07:19:26 [DEBUG] clck_gen.py:117 IND CLOCK 459102
2025-03-12 07:19:26 [DEBUG] clck_gen.py:117 IND CLOCK 459204
2025-03-12 07:19:27 [DEBUG] clck_gen.py:117 IND CLOCK 459306
2025-03-12 07:19:27 [DEBUG] clck_gen.py:117 IND CLOCK 459408
2025-03-12 07:19:28 [DEBUG] clck_gen.py:117 IND CLOCK 459510
2025-03-12 07:19:28 [DEBUG] clck_gen.py:117 IND CLOCK 459612
2025-03-12 07:19:29 [DEBUG] clck_gen.py:117 IND CLOCK 459714
2025-03-12 07:19:29 [DEBUG] clck_gen.py:117 IND CLOCK 459816
2025-03-12 07:19:30 [DEBUG] clck_gen.py:117 IND CLOCK 459918
2025-03-12 07:19:30 [DEBUG] clck_gen.py:117 IND CLOCK 460020
2025-03-12 07:19:31 [DEBUG] clck_gen.py:117 IND CLOCK 460122
2025-03-12 07:19:31 [DEBUG] clck_gen.py:117 IND CLOCK 460224
2025-03-12 07:19:31 [DEBUG] clck_gen.py:117 IND CLOCK 460326
2025-03-12 07:19:32 [DEBUG] clck_gen.py:117 IND CLOCK 460428
2025-03-12 07:19:32 [DEBUG] clck_gen.py:117 IND CLOCK 460530
2025-03-12 07:19:33 [DEBUG] clck_gen.py:117 IND CLOCK 460632
2025-03-12 07:19:33 [DEBUG] clck_gen.py:117 IND CLOCK 460734
2025-03-12 07:19:34 [DEBUG] clck_gen.py:117 IND CLOCK 460836
2025-03-12 07:19:34 [DEBUG] clck_gen.py:117 IND CLOCK 460938
2025-03-12 07:19:35 [DEBUG] clck_gen.py:117 IND CLOCK 461040
2025-03-12 07:19:35 [DEBUG] clck_gen.py:117 IND CLOCK 461142
2025-03-12 07:19:36 [DEBUG] clck_gen.py:117 IND CLOCK 461244
2025-03-12 07:19:36 [DEBUG] clck_gen.py:117 IND CLOCK 461346
2025-03-12 07:19:37 [DEBUG] clck_gen.py:117 IND CLOCK 461448
2025-03-12 07:19:37 [DEBUG] clck_gen.py:117 IND CLOCK 461550
2025-03-12 07:19:38 [DEBUG] clck_gen.py:117 IND CLOCK 461652
2025-03-12 07:19:38 [DEBUG] clck_gen.py:117 IND CLOCK 461754
2025-03-12 07:19:39 [DEBUG] clck_gen.py:117 IND CLOCK 461856
2025-03-12 07:19:39 [DEBUG] clck_gen.py:117 IND CLOCK 461958
2025-03-12 07:19:39 [DEBUG] clck_gen.py:117 IND CLOCK 462060
2025-03-12 07:19:40 [DEBUG] clck_gen.py:117 IND CLOCK 462162
2025-03-12 07:19:40 [DEBUG] clck_gen.py:117 IND CLOCK 462264
2025-03-12 07:19:41 [DEBUG] clck_gen.py:117 IND CLOCK 462366
2025-03-12 07:19:41 [DEBUG] clck_gen.py:117 IND CLOCK 462468
2025-03-12 07:19:42 [DEBUG] clck_gen.py:117 IND CLOCK 462570
2025-03-12 07:19:42 [DEBUG] clck_gen.py:117 IND CLOCK 462672
2025-03-12 07:19:43 [DEBUG] clck_gen.py:117 IND CLOCK 462774
2025-03-12 07:19:43 [DEBUG] clck_gen.py:117 IND CLOCK 462876
2025-03-12 07:19:44 [DEBUG] clck_gen.py:117 IND CLOCK 462978
2025-03-12 07:19:44 [DEBUG] clck_gen.py:117 IND CLOCK 463080
2025-03-12 07:19:45 [DEBUG] clck_gen.py:117 IND CLOCK 463182
2025-03-12 07:19:45 [DEBUG] clck_gen.py:117 IND CLOCK 463284
2025-03-12 07:19:46 [DEBUG] clck_gen.py:117 IND CLOCK 463386
2025-03-12 07:19:46 [DEBUG] clck_gen.py:117 IND CLOCK 463488
2025-03-12 07:19:47 [DEBUG] clck_gen.py:117 IND CLOCK 463590
2025-03-12 07:19:47 [DEBUG] clck_gen.py:117 IND CLOCK 463692
2025-03-12 07:19:47 [DEBUG] clck_gen.py:117 IND CLOCK 463794
2025-03-12 07:19:48 [DEBUG] clck_gen.py:117 IND CLOCK 463896
2025-03-12 07:19:48 [DEBUG] clck_gen.py:117 IND CLOCK 463998
2025-03-12 07:19:49 [DEBUG] clck_gen.py:117 IND CLOCK 464100
2025-03-12 07:19:49 [DEBUG] clck_gen.py:117 IND CLOCK 464202
2025-03-12 07:19:50 [DEBUG] clck_gen.py:117 IND CLOCK 464304
2025-03-12 07:19:50 [DEBUG] clck_gen.py:117 IND CLOCK 464406
2025-03-12 07:19:51 [DEBUG] clck_gen.py:117 IND CLOCK 464508
2025-03-12 07:19:51 [DEBUG] clck_gen.py:117 IND CLOCK 464610
2025-03-12 07:19:52 [DEBUG] clck_gen.py:117 IND CLOCK 464712
2025-03-12 07:19:52 [DEBUG] clck_gen.py:117 IND CLOCK 464814
2025-03-12 07:19:53 [DEBUG] clck_gen.py:117 IND CLOCK 464916
2025-03-12 07:19:53 [DEBUG] clck_gen.py:117 IND CLOCK 465018
2025-03-12 07:19:54 [DEBUG] clck_gen.py:117 IND CLOCK 465120
2025-03-12 07:19:54 [DEBUG] clck_gen.py:117 IND CLOCK 465222
2025-03-12 07:19:55 [DEBUG] clck_gen.py:117 IND CLOCK 465324
2025-03-12 07:19:55 [DEBUG] clck_gen.py:117 IND CLOCK 465426
2025-03-12 07:19:55 [DEBUG] clck_gen.py:117 IND CLOCK 465528
2025-03-12 07:19:56 [DEBUG] clck_gen.py:117 IND CLOCK 465630
2025-03-12 07:19:56 [DEBUG] clck_gen.py:117 IND CLOCK 465732
2025-03-12 07:19:57 [DEBUG] clck_gen.py:117 IND CLOCK 465834
2025-03-12 07:19:57 [DEBUG] clck_gen.py:117 IND CLOCK 465936
2025-03-12 07:19:58 [DEBUG] clck_gen.py:117 IND CLOCK 466038
2025-03-12 07:19:58 [DEBUG] clck_gen.py:117 IND CLOCK 466140
2025-03-12 07:19:59 [DEBUG] clck_gen.py:117 IND CLOCK 466242
2025-03-12 07:19:59 [DEBUG] clck_gen.py:117 IND CLOCK 466344
2025-03-12 07:20:00 [DEBUG] clck_gen.py:117 IND CLOCK 466446
2025-03-12 07:20:00 [DEBUG] clck_gen.py:117 IND CLOCK 466548
2025-03-12 07:20:01 [DEBUG] clck_gen.py:117 IND CLOCK 466650
2025-03-12 07:20:01 [DEBUG] clck_gen.py:117 IND CLOCK 466752
2025-03-12 07:20:02 [DEBUG] clck_gen.py:117 IND CLOCK 466854
2025-03-12 07:20:02 [DEBUG] clck_gen.py:117 IND CLOCK 466956
2025-03-12 07:20:03 [DEBUG] clck_gen.py:117 IND CLOCK 467058
2025-03-12 07:20:03 [DEBUG] clck_gen.py:117 IND CLOCK 467160
2025-03-12 07:20:03 [DEBUG] clck_gen.py:117 IND CLOCK 467262
2025-03-12 07:20:04 [DEBUG] clck_gen.py:117 IND CLOCK 467364
2025-03-12 07:20:04 [DEBUG] clck_gen.py:117 IND CLOCK 467466
2025-03-12 07:20:05 [DEBUG] clck_gen.py:117 IND CLOCK 467568
2025-03-12 07:20:05 [DEBUG] clck_gen.py:117 IND CLOCK 467670
2025-03-12 07:20:06 [DEBUG] clck_gen.py:117 IND CLOCK 467772
2025-03-12 07:20:06 [DEBUG] clck_gen.py:117 IND CLOCK 467874
2025-03-12 07:20:07 [DEBUG] clck_gen.py:117 IND CLOCK 467976
2025-03-12 07:20:07 [DEBUG] clck_gen.py:117 IND CLOCK 468078
2025-03-12 07:20:08 [DEBUG] clck_gen.py:117 IND CLOCK 468180
2025-03-12 07:20:08 [DEBUG] clck_gen.py:117 IND CLOCK 468282
2025-03-12 07:20:09 [DEBUG] clck_gen.py:117 IND CLOCK 468384
2025-03-12 07:20:09 [DEBUG] clck_gen.py:117 IND CLOCK 468486
2025-03-12 07:20:10 [DEBUG] clck_gen.py:117 IND CLOCK 468588
2025-03-12 07:20:10 [DEBUG] clck_gen.py:117 IND CLOCK 468690
2025-03-12 07:20:11 [DEBUG] clck_gen.py:117 IND CLOCK 468792
2025-03-12 07:20:11 [DEBUG] clck_gen.py:117 IND CLOCK 468894
2025-03-12 07:20:11 [DEBUG] clck_gen.py:117 IND CLOCK 468996
2025-03-12 07:20:12 [DEBUG] clck_gen.py:117 IND CLOCK 469098
2025-03-12 07:20:12 [DEBUG] clck_gen.py:117 IND CLOCK 469200
2025-03-12 07:20:13 [DEBUG] clck_gen.py:117 IND CLOCK 469302
2025-03-12 07:20:13 [DEBUG] clck_gen.py:117 IND CLOCK 469404
2025-03-12 07:20:14 [DEBUG] clck_gen.py:117 IND CLOCK 469506
2025-03-12 07:20:14 [DEBUG] clck_gen.py:117 IND CLOCK 469608
2025-03-12 07:20:15 [DEBUG] clck_gen.py:117 IND CLOCK 469710
2025-03-12 07:20:15 [DEBUG] clck_gen.py:117 IND CLOCK 469812
2025-03-12 07:20:16 [DEBUG] clck_gen.py:117 IND CLOCK 469914
2025-03-12 07:20:16 [DEBUG] clck_gen.py:117 IND CLOCK 470016
2025-03-12 07:20:17 [DEBUG] clck_gen.py:117 IND CLOCK 470118
2025-03-12 07:20:17 [DEBUG] clck_gen.py:117 IND CLOCK 470220
2025-03-12 07:20:18 [DEBUG] clck_gen.py:117 IND CLOCK 470322
2025-03-12 07:20:18 [DEBUG] clck_gen.py:117 IND CLOCK 470424
2025-03-12 07:20:19 [DEBUG] clck_gen.py:117 IND CLOCK 470526
2025-03-12 07:20:19 [DEBUG] clck_gen.py:117 IND CLOCK 470628
2025-03-12 07:20:19 [DEBUG] clck_gen.py:117 IND CLOCK 470730
2025-03-12 07:20:20 [DEBUG] clck_gen.py:117 IND CLOCK 470832
2025-03-12 07:20:20 [DEBUG] clck_gen.py:117 IND CLOCK 470934
2025-03-12 07:20:21 [DEBUG] clck_gen.py:117 IND CLOCK 471036
2025-03-12 07:20:21 [DEBUG] clck_gen.py:117 IND CLOCK 471138
2025-03-12 07:20:22 [DEBUG] clck_gen.py:117 IND CLOCK 471240
2025-03-12 07:20:22 [DEBUG] clck_gen.py:117 IND CLOCK 471342
2025-03-12 07:20:23 [DEBUG] clck_gen.py:117 IND CLOCK 471444
2025-03-12 07:20:23 [DEBUG] clck_gen.py:117 IND CLOCK 471546
2025-03-12 07:20:24 [DEBUG] clck_gen.py:117 IND CLOCK 471648
2025-03-12 07:20:24 [DEBUG] clck_gen.py:117 IND CLOCK 471750
2025-03-12 07:20:25 [DEBUG] clck_gen.py:117 IND CLOCK 471852
2025-03-12 07:20:25 [DEBUG] clck_gen.py:117 IND CLOCK 471954
2025-03-12 07:20:26 [DEBUG] clck_gen.py:117 IND CLOCK 472056
2025-03-12 07:20:26 [DEBUG] clck_gen.py:117 IND CLOCK 472158
2025-03-12 07:20:27 [DEBUG] clck_gen.py:117 IND CLOCK 472260
2025-03-12 07:20:27 [DEBUG] clck_gen.py:117 IND CLOCK 472362
2025-03-12 07:20:27 [DEBUG] clck_gen.py:117 IND CLOCK 472464
2025-03-12 07:20:28 [DEBUG] clck_gen.py:117 IND CLOCK 472566
2025-03-12 07:20:28 [DEBUG] clck_gen.py:117 IND CLOCK 472668
2025-03-12 07:20:29 [DEBUG] clck_gen.py:117 IND CLOCK 472770
2025-03-12 07:20:29 [DEBUG] clck_gen.py:117 IND CLOCK 472872
2025-03-12 07:20:30 [DEBUG] clck_gen.py:117 IND CLOCK 472974
2025-03-12 07:20:30 [DEBUG] clck_gen.py:117 IND CLOCK 473076
2025-03-12 07:20:31 [DEBUG] clck_gen.py:117 IND CLOCK 473178
2025-03-12 07:20:31 [DEBUG] clck_gen.py:117 IND CLOCK 473280
2025-03-12 07:20:32 [DEBUG] clck_gen.py:117 IND CLOCK 473382
2025-03-12 07:20:32 [DEBUG] clck_gen.py:117 IND CLOCK 473484
2025-03-12 07:20:33 [DEBUG] clck_gen.py:117 IND CLOCK 473586
2025-03-12 07:20:33 [DEBUG] clck_gen.py:117 IND CLOCK 473688
2025-03-12 07:20:34 [DEBUG] clck_gen.py:117 IND CLOCK 473790
2025-03-12 07:20:34 [DEBUG] clck_gen.py:117 IND CLOCK 473892
2025-03-12 07:20:35 [DEBUG] clck_gen.py:117 IND CLOCK 473994
2025-03-12 07:20:35 [DEBUG] clck_gen.py:117 IND CLOCK 474096
2025-03-12 07:20:35 [DEBUG] clck_gen.py:117 IND CLOCK 474198
2025-03-12 07:20:36 [DEBUG] clck_gen.py:117 IND CLOCK 474300
2025-03-12 07:20:36 [DEBUG] clck_gen.py:117 IND CLOCK 474402
2025-03-12 07:20:37 [DEBUG] clck_gen.py:117 IND CLOCK 474504
2025-03-12 07:20:37 [DEBUG] clck_gen.py:117 IND CLOCK 474606
2025-03-12 07:20:38 [DEBUG] clck_gen.py:117 IND CLOCK 474708
2025-03-12 07:20:38 [DEBUG] clck_gen.py:117 IND CLOCK 474810
2025-03-12 07:20:39 [DEBUG] clck_gen.py:117 IND CLOCK 474912
2025-03-12 07:20:39 [DEBUG] clck_gen.py:117 IND CLOCK 475014
2025-03-12 07:20:40 [DEBUG] clck_gen.py:117 IND CLOCK 475116
2025-03-12 07:20:40 [DEBUG] clck_gen.py:117 IND CLOCK 475218
2025-03-12 07:20:41 [DEBUG] clck_gen.py:117 IND CLOCK 475320
2025-03-12 07:20:41 [DEBUG] clck_gen.py:117 IND CLOCK 475422
2025-03-12 07:20:42 [DEBUG] clck_gen.py:117 IND CLOCK 475524
2025-03-12 07:20:42 [DEBUG] clck_gen.py:117 IND CLOCK 475626
2025-03-12 07:20:43 [DEBUG] clck_gen.py:117 IND CLOCK 475728
2025-03-12 07:20:43 [DEBUG] clck_gen.py:117 IND CLOCK 475830
2025-03-12 07:20:43 [DEBUG] clck_gen.py:117 IND CLOCK 475932
2025-03-12 07:20:44 [DEBUG] clck_gen.py:117 IND CLOCK 476034
2025-03-12 07:20:44 [DEBUG] clck_gen.py:117 IND CLOCK 476136
2025-03-12 07:20:45 [DEBUG] clck_gen.py:117 IND CLOCK 476238
2025-03-12 07:20:45 [DEBUG] clck_gen.py:117 IND CLOCK 476340
2025-03-12 07:20:46 [DEBUG] clck_gen.py:117 IND CLOCK 476442
2025-03-12 07:20:46 [DEBUG] clck_gen.py:117 IND CLOCK 476544
2025-03-12 07:20:47 [DEBUG] clck_gen.py:117 IND CLOCK 476646
2025-03-12 07:20:47 [DEBUG] clck_gen.py:117 IND CLOCK 476748
2025-03-12 07:20:48 [DEBUG] clck_gen.py:117 IND CLOCK 476850
2025-03-12 07:20:48 [DEBUG] clck_gen.py:117 IND CLOCK 476952
2025-03-12 07:20:49 [DEBUG] clck_gen.py:117 IND CLOCK 477054
2025-03-12 07:20:49 [DEBUG] clck_gen.py:117 IND CLOCK 477156
2025-03-12 07:20:50 [DEBUG] clck_gen.py:117 IND CLOCK 477258
2025-03-12 07:20:50 [DEBUG] clck_gen.py:117 IND CLOCK 477360
2025-03-12 07:20:51 [DEBUG] clck_gen.py:117 IND CLOCK 477462
2025-03-12 07:20:51 [DEBUG] clck_gen.py:117 IND CLOCK 477564
2025-03-12 07:20:51 [DEBUG] clck_gen.py:117 IND CLOCK 477666
2025-03-12 07:20:52 [DEBUG] clck_gen.py:117 IND CLOCK 477768
2025-03-12 07:20:52 [DEBUG] clck_gen.py:117 IND CLOCK 477870
2025-03-12 07:20:53 [DEBUG] clck_gen.py:117 IND CLOCK 477972
2025-03-12 07:20:53 [DEBUG] clck_gen.py:117 IND CLOCK 478074
2025-03-12 07:20:54 [DEBUG] clck_gen.py:117 IND CLOCK 478176
2025-03-12 07:20:54 [DEBUG] clck_gen.py:117 IND CLOCK 478278
2025-03-12 07:20:55 [DEBUG] clck_gen.py:117 IND CLOCK 478380
2025-03-12 07:20:55 [DEBUG] clck_gen.py:117 IND CLOCK 478482
2025-03-12 07:20:56 [DEBUG] clck_gen.py:117 IND CLOCK 478584
2025-03-12 07:20:56 [DEBUG] clck_gen.py:117 IND CLOCK 478686
2025-03-12 07:20:57 [DEBUG] clck_gen.py:117 IND CLOCK 478788
2025-03-12 07:20:57 [DEBUG] clck_gen.py:117 IND CLOCK 478890
2025-03-12 07:20:58 [DEBUG] clck_gen.py:117 IND CLOCK 478992
2025-03-12 07:20:58 [DEBUG] clck_gen.py:117 IND CLOCK 479094
2025-03-12 07:20:59 [DEBUG] clck_gen.py:117 IND CLOCK 479196
2025-03-12 07:20:59 [DEBUG] clck_gen.py:117 IND CLOCK 479298
2025-03-12 07:20:59 [DEBUG] clck_gen.py:117 IND CLOCK 479400
2025-03-12 07:21:00 [DEBUG] clck_gen.py:117 IND CLOCK 479502
2025-03-12 07:21:00 [DEBUG] clck_gen.py:117 IND CLOCK 479604
2025-03-12 07:21:01 [DEBUG] clck_gen.py:117 IND CLOCK 479706
2025-03-12 07:21:01 [DEBUG] clck_gen.py:117 IND CLOCK 479808
2025-03-12 07:21:02 [DEBUG] clck_gen.py:117 IND CLOCK 479910
2025-03-12 07:21:02 [DEBUG] clck_gen.py:117 IND CLOCK 480012
2025-03-12 07:21:03 [DEBUG] clck_gen.py:117 IND CLOCK 480114
2025-03-12 07:21:03 [DEBUG] clck_gen.py:117 IND CLOCK 480216
2025-03-12 07:21:04 [DEBUG] clck_gen.py:117 IND CLOCK 480318
2025-03-12 07:21:04 [DEBUG] clck_gen.py:117 IND CLOCK 480420
2025-03-12 07:21:05 [DEBUG] clck_gen.py:117 IND CLOCK 480522
2025-03-12 07:21:05 [DEBUG] clck_gen.py:117 IND CLOCK 480624
2025-03-12 07:21:06 [DEBUG] clck_gen.py:117 IND CLOCK 480726
2025-03-12 07:21:06 [DEBUG] clck_gen.py:117 IND CLOCK 480828
2025-03-12 07:21:07 [DEBUG] clck_gen.py:117 IND CLOCK 480930
2025-03-12 07:21:07 [DEBUG] clck_gen.py:117 IND CLOCK 481032
2025-03-12 07:21:07 [DEBUG] clck_gen.py:117 IND CLOCK 481134
2025-03-12 07:21:08 [DEBUG] clck_gen.py:117 IND CLOCK 481236
2025-03-12 07:21:08 [DEBUG] clck_gen.py:117 IND CLOCK 481338
2025-03-12 07:21:09 [DEBUG] clck_gen.py:117 IND CLOCK 481440
2025-03-12 07:21:09 [DEBUG] clck_gen.py:117 IND CLOCK 481542
2025-03-12 07:21:10 [DEBUG] clck_gen.py:117 IND CLOCK 481644
2025-03-12 07:21:10 [DEBUG] clck_gen.py:117 IND CLOCK 481746
2025-03-12 07:21:11 [DEBUG] clck_gen.py:117 IND CLOCK 481848
2025-03-12 07:21:11 [DEBUG] clck_gen.py:117 IND CLOCK 481950
2025-03-12 07:21:12 [DEBUG] clck_gen.py:117 IND CLOCK 482052
2025-03-12 07:21:12 [DEBUG] clck_gen.py:117 IND CLOCK 482154
2025-03-12 07:21:13 [DEBUG] clck_gen.py:117 IND CLOCK 482256
2025-03-12 07:21:13 [DEBUG] clck_gen.py:117 IND CLOCK 482358
2025-03-12 07:21:14 [DEBUG] clck_gen.py:117 IND CLOCK 482460
2025-03-12 07:21:14 [DEBUG] clck_gen.py:117 IND CLOCK 482562
2025-03-12 07:21:15 [DEBUG] clck_gen.py:117 IND CLOCK 482664
2025-03-12 07:21:15 [DEBUG] clck_gen.py:117 IND CLOCK 482766
2025-03-12 07:21:15 [DEBUG] clck_gen.py:117 IND CLOCK 482868
2025-03-12 07:21:16 [DEBUG] clck_gen.py:117 IND CLOCK 482970
2025-03-12 07:21:16 [DEBUG] clck_gen.py:117 IND CLOCK 483072
2025-03-12 07:21:17 [DEBUG] clck_gen.py:117 IND CLOCK 483174
2025-03-12 07:21:17 [DEBUG] clck_gen.py:117 IND CLOCK 483276
2025-03-12 07:21:18 [DEBUG] clck_gen.py:117 IND CLOCK 483378
2025-03-12 07:21:18 [DEBUG] clck_gen.py:117 IND CLOCK 483480
2025-03-12 07:21:19 [DEBUG] clck_gen.py:117 IND CLOCK 483582
2025-03-12 07:21:19 [DEBUG] clck_gen.py:117 IND CLOCK 483684
2025-03-12 07:21:20 [DEBUG] clck_gen.py:117 IND CLOCK 483786
2025-03-12 07:21:20 [DEBUG] clck_gen.py:117 IND CLOCK 483888
2025-03-12 07:21:21 [DEBUG] clck_gen.py:117 IND CLOCK 483990
2025-03-12 07:21:21 [DEBUG] clck_gen.py:117 IND CLOCK 484092
2025-03-12 07:21:22 [DEBUG] clck_gen.py:117 IND CLOCK 484194
2025-03-12 07:21:22 [DEBUG] clck_gen.py:117 IND CLOCK 484296
2025-03-12 07:21:23 [DEBUG] clck_gen.py:117 IND CLOCK 484398
2025-03-12 07:21:23 [DEBUG] clck_gen.py:117 IND CLOCK 484500
2025-03-12 07:21:23 [DEBUG] clck_gen.py:117 IND CLOCK 484602
2025-03-12 07:21:24 [DEBUG] clck_gen.py:117 IND CLOCK 484704
2025-03-12 07:21:24 [DEBUG] clck_gen.py:117 IND CLOCK 484806
2025-03-12 07:21:25 [DEBUG] clck_gen.py:117 IND CLOCK 484908
2025-03-12 07:21:25 [DEBUG] clck_gen.py:117 IND CLOCK 485010
2025-03-12 07:21:26 [DEBUG] clck_gen.py:117 IND CLOCK 485112
2025-03-12 07:21:26 [DEBUG] clck_gen.py:117 IND CLOCK 485214
2025-03-12 07:21:27 [DEBUG] clck_gen.py:117 IND CLOCK 485316
2025-03-12 07:21:27 [DEBUG] clck_gen.py:117 IND CLOCK 485418
2025-03-12 07:21:28 [DEBUG] clck_gen.py:117 IND CLOCK 485520
2025-03-12 07:21:28 [DEBUG] clck_gen.py:117 IND CLOCK 485622
2025-03-12 07:21:29 [DEBUG] clck_gen.py:117 IND CLOCK 485724
2025-03-12 07:21:29 [DEBUG] clck_gen.py:117 IND CLOCK 485826
2025-03-12 07:21:30 [DEBUG] clck_gen.py:117 IND CLOCK 485928
2025-03-12 07:21:30 [DEBUG] clck_gen.py:117 IND CLOCK 486030
2025-03-12 07:21:31 [DEBUG] clck_gen.py:117 IND CLOCK 486132
2025-03-12 07:21:31 [DEBUG] clck_gen.py:117 IND CLOCK 486234
2025-03-12 07:21:31 [DEBUG] clck_gen.py:117 IND CLOCK 486336
2025-03-12 07:21:32 [DEBUG] clck_gen.py:117 IND CLOCK 486438
2025-03-12 07:21:32 [DEBUG] clck_gen.py:117 IND CLOCK 486540
2025-03-12 07:21:33 [DEBUG] clck_gen.py:117 IND CLOCK 486642
2025-03-12 07:21:33 [DEBUG] clck_gen.py:117 IND CLOCK 486744
2025-03-12 07:21:34 [DEBUG] clck_gen.py:117 IND CLOCK 486846
2025-03-12 07:21:34 [DEBUG] clck_gen.py:117 IND CLOCK 486948
2025-03-12 07:21:35 [DEBUG] clck_gen.py:117 IND CLOCK 487050
2025-03-12 07:21:35 [DEBUG] clck_gen.py:117 IND CLOCK 487152
2025-03-12 07:21:36 [DEBUG] clck_gen.py:117 IND CLOCK 487254
2025-03-12 07:21:36 [DEBUG] clck_gen.py:117 IND CLOCK 487356
2025-03-12 07:21:37 [DEBUG] clck_gen.py:117 IND CLOCK 487458
2025-03-12 07:21:37 [DEBUG] clck_gen.py:117 IND CLOCK 487560
2025-03-12 07:21:38 [DEBUG] clck_gen.py:117 IND CLOCK 487662
2025-03-12 07:21:38 [DEBUG] clck_gen.py:117 IND CLOCK 487764
2025-03-12 07:21:39 [DEBUG] clck_gen.py:117 IND CLOCK 487866
2025-03-12 07:21:39 [DEBUG] clck_gen.py:117 IND CLOCK 487968
2025-03-12 07:21:39 [DEBUG] clck_gen.py:117 IND CLOCK 488070
2025-03-12 07:21:40 [DEBUG] clck_gen.py:117 IND CLOCK 488172
2025-03-12 07:21:40 [DEBUG] clck_gen.py:117 IND CLOCK 488274
2025-03-12 07:21:41 [DEBUG] clck_gen.py:117 IND CLOCK 488376
2025-03-12 07:21:41 [DEBUG] clck_gen.py:117 IND CLOCK 488478
2025-03-12 07:21:42 [DEBUG] clck_gen.py:117 IND CLOCK 488580
2025-03-12 07:21:42 [DEBUG] clck_gen.py:117 IND CLOCK 488682
2025-03-12 07:21:43 [DEBUG] clck_gen.py:117 IND CLOCK 488784
2025-03-12 07:21:43 [DEBUG] clck_gen.py:117 IND CLOCK 488886
2025-03-12 07:21:44 [DEBUG] clck_gen.py:117 IND CLOCK 488988
2025-03-12 07:21:44 [DEBUG] clck_gen.py:117 IND CLOCK 489090
2025-03-12 07:21:45 [DEBUG] clck_gen.py:117 IND CLOCK 489192
2025-03-12 07:21:45 [DEBUG] clck_gen.py:117 IND CLOCK 489294
2025-03-12 07:21:46 [DEBUG] clck_gen.py:117 IND CLOCK 489396
2025-03-12 07:21:46 [DEBUG] clck_gen.py:117 IND CLOCK 489498
2025-03-12 07:21:47 [DEBUG] clck_gen.py:117 IND CLOCK 489600
2025-03-12 07:21:47 [DEBUG] clck_gen.py:117 IND CLOCK 489702
2025-03-12 07:21:47 [DEBUG] clck_gen.py:117 IND CLOCK 489804
2025-03-12 07:21:48 [DEBUG] clck_gen.py:117 IND CLOCK 489906
2025-03-12 07:21:48 [DEBUG] clck_gen.py:117 IND CLOCK 490008
2025-03-12 07:21:49 [DEBUG] clck_gen.py:117 IND CLOCK 490110
2025-03-12 07:21:49 [DEBUG] clck_gen.py:117 IND CLOCK 490212
2025-03-12 07:21:50 [DEBUG] clck_gen.py:117 IND CLOCK 490314
2025-03-12 07:21:50 [DEBUG] clck_gen.py:117 IND CLOCK 490416
2025-03-12 07:21:51 [DEBUG] clck_gen.py:117 IND CLOCK 490518
2025-03-12 07:21:51 [DEBUG] clck_gen.py:117 IND CLOCK 490620
2025-03-12 07:21:52 [DEBUG] clck_gen.py:117 IND CLOCK 490722
2025-03-12 07:21:52 [DEBUG] clck_gen.py:117 IND CLOCK 490824
2025-03-12 07:21:53 [DEBUG] clck_gen.py:117 IND CLOCK 490926
2025-03-12 07:21:53 [DEBUG] clck_gen.py:117 IND CLOCK 491028
2025-03-12 07:21:54 [DEBUG] clck_gen.py:117 IND CLOCK 491130
2025-03-12 07:21:54 [DEBUG] clck_gen.py:117 IND CLOCK 491232
2025-03-12 07:21:55 [DEBUG] clck_gen.py:117 IND CLOCK 491334
2025-03-12 07:21:55 [DEBUG] clck_gen.py:117 IND CLOCK 491436
2025-03-12 07:21:55 [DEBUG] clck_gen.py:117 IND CLOCK 491538
2025-03-12 07:21:56 [DEBUG] clck_gen.py:117 IND CLOCK 491640
2025-03-12 07:21:56 [DEBUG] clck_gen.py:117 IND CLOCK 491742
2025-03-12 07:21:57 [DEBUG] clck_gen.py:117 IND CLOCK 491844
2025-03-12 07:21:57 [DEBUG] clck_gen.py:117 IND CLOCK 491946
2025-03-12 07:21:58 [DEBUG] clck_gen.py:117 IND CLOCK 492048
2025-03-12 07:21:58 [DEBUG] clck_gen.py:117 IND CLOCK 492150
2025-03-12 07:21:59 [DEBUG] clck_gen.py:117 IND CLOCK 492252
2025-03-12 07:21:59 [DEBUG] clck_gen.py:117 IND CLOCK 492354
2025-03-12 07:22:00 [DEBUG] clck_gen.py:117 IND CLOCK 492456
2025-03-12 07:22:00 [DEBUG] clck_gen.py:117 IND CLOCK 492558
2025-03-12 07:22:01 [DEBUG] clck_gen.py:117 IND CLOCK 492660
2025-03-12 07:22:01 [DEBUG] clck_gen.py:117 IND CLOCK 492762
2025-03-12 07:22:02 [DEBUG] clck_gen.py:117 IND CLOCK 492864
2025-03-12 07:22:02 [DEBUG] clck_gen.py:117 IND CLOCK 492966
2025-03-12 07:22:03 [DEBUG] clck_gen.py:117 IND CLOCK 493068
2025-03-12 07:22:03 [DEBUG] clck_gen.py:117 IND CLOCK 493170
2025-03-12 07:22:04 [DEBUG] clck_gen.py:117 IND CLOCK 493272
2025-03-12 07:22:04 [DEBUG] clck_gen.py:117 IND CLOCK 493374
2025-03-12 07:22:04 [DEBUG] clck_gen.py:117 IND CLOCK 493476
2025-03-12 07:22:05 [DEBUG] clck_gen.py:117 IND CLOCK 493578
2025-03-12 07:22:05 [DEBUG] clck_gen.py:117 IND CLOCK 493680
2025-03-12 07:22:06 [DEBUG] clck_gen.py:117 IND CLOCK 493782
2025-03-12 07:22:06 [DEBUG] clck_gen.py:117 IND CLOCK 493884
2025-03-12 07:22:07 [DEBUG] clck_gen.py:117 IND CLOCK 493986
2025-03-12 07:22:07 [DEBUG] clck_gen.py:117 IND CLOCK 494088
2025-03-12 07:22:08 [DEBUG] clck_gen.py:117 IND CLOCK 494190
2025-03-12 07:22:08 [DEBUG] clck_gen.py:117 IND CLOCK 494292
2025-03-12 07:22:09 [DEBUG] clck_gen.py:117 IND CLOCK 494394
2025-03-12 07:22:09 [DEBUG] clck_gen.py:117 IND CLOCK 494496
2025-03-12 07:22:10 [DEBUG] clck_gen.py:117 IND CLOCK 494598
2025-03-12 07:22:10 [DEBUG] clck_gen.py:117 IND CLOCK 494700
2025-03-12 07:22:11 [DEBUG] clck_gen.py:117 IND CLOCK 494802
2025-03-12 07:22:11 [DEBUG] clck_gen.py:117 IND CLOCK 494904
2025-03-12 07:22:12 [DEBUG] clck_gen.py:117 IND CLOCK 495006
2025-03-12 07:22:12 [DEBUG] clck_gen.py:117 IND CLOCK 495108
2025-03-12 07:22:12 [DEBUG] clck_gen.py:117 IND CLOCK 495210
2025-03-12 07:22:13 [DEBUG] clck_gen.py:117 IND CLOCK 495312
2025-03-12 07:22:13 [DEBUG] clck_gen.py:117 IND CLOCK 495414
2025-03-12 07:22:14 [DEBUG] clck_gen.py:117 IND CLOCK 495516
2025-03-12 07:22:14 [DEBUG] clck_gen.py:117 IND CLOCK 495618
2025-03-12 07:22:15 [DEBUG] clck_gen.py:117 IND CLOCK 495720
2025-03-12 07:22:15 [DEBUG] clck_gen.py:117 IND CLOCK 495822
2025-03-12 07:22:16 [DEBUG] clck_gen.py:117 IND CLOCK 495924
2025-03-12 07:22:16 [DEBUG] clck_gen.py:117 IND CLOCK 496026
2025-03-12 07:22:17 [DEBUG] clck_gen.py:117 IND CLOCK 496128
2025-03-12 07:22:17 [DEBUG] clck_gen.py:117 IND CLOCK 496230
2025-03-12 07:22:18 [DEBUG] clck_gen.py:117 IND CLOCK 496332
2025-03-12 07:22:18 [DEBUG] clck_gen.py:117 IND CLOCK 496434
2025-03-12 07:22:19 [DEBUG] clck_gen.py:117 IND CLOCK 496536
2025-03-12 07:22:19 [DEBUG] clck_gen.py:117 IND CLOCK 496638
2025-03-12 07:22:20 [DEBUG] clck_gen.py:117 IND CLOCK 496740
2025-03-12 07:22:20 [DEBUG] clck_gen.py:117 IND CLOCK 496842
2025-03-12 07:22:20 [DEBUG] clck_gen.py:117 IND CLOCK 496944
2025-03-12 07:22:21 [WARNING] clck_gen.py:97 CLCKGen: time overrun by -66023us; resetting the clock
2025-03-12 07:22:21 [DEBUG] clck_gen.py:117 IND CLOCK 497046